blob: 32777384c6cdef102314fc464817b68b48517315 [file] [log] [blame]
Tom Rini4549e782018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Patrick Delaunay3d2d1152018-03-12 10:46:17 +01002/*
3 * Copyright : STMicroelectronics 2018
Patrick Delaunay3d2d1152018-03-12 10:46:17 +01004 */
5
6#include <dt-bindings/clock/stm32mp1-clksrc.h>
Patrick Delaunay1a4f57c2020-03-06 17:54:41 +01007#include "stm32mp15-u-boot.dtsi"
Patrick Delaunay3d2d1152018-03-12 10:46:17 +01008#include "stm32mp15-ddr3-2x4Gb-1066-binG.dtsi"
9
10/ {
11 aliases {
Patrice Chotard23661602019-02-12 16:50:38 +010012 i2c3 = &i2c4;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010013 };
Patrick Delaunay8e166512018-07-27 16:37:05 +020014
Patrick Delaunay9a2ba282019-02-27 17:01:20 +010015 config {
Patrick Delaunaydd281082019-07-30 19:16:39 +020016 u-boot,boot-led = "heartbeat";
17 u-boot,error-led = "error";
Patrick Delaunayb73e8bf2021-07-26 11:21:36 +020018 u-boot,mmc-env-partition = "fip";
Patrick Delaunay2a7034c2021-07-09 09:53:37 +020019 st,fastboot-gpios = <&gpioa 13 (GPIO_ACTIVE_LOW | GPIO_PULL_UP)>;
20 st,stm32prog-gpios = <&gpioa 14 (GPIO_ACTIVE_LOW | GPIO_PULL_UP)>;
Patrick Delaunay9a2ba282019-02-27 17:01:20 +010021 };
22
Patrick Delaunayf91783e2021-07-26 11:21:35 +020023#ifdef CONFIG_STM32MP15x_STM32IMAGE
Patrick Delaunayb73e8bf2021-07-26 11:21:36 +020024 config {
25 u-boot,mmc-env-partition = "ssbl";
26 };
27
Patrick Delaunayf91783e2021-07-26 11:21:35 +020028 /* only needed for boot with TF-A, witout FIP support */
Etienne Carriere9e696962020-06-05 09:24:30 +020029 firmware {
30 optee {
31 compatible = "linaro,optee-tz";
32 method = "smc";
33 };
34 };
35
36 reserved-memory {
37 optee@fe000000 {
38 reg = <0xfe000000 0x02000000>;
39 no-map;
40 };
41 };
Patrick Delaunayf91783e2021-07-26 11:21:35 +020042#endif
Etienne Carriere9e696962020-06-05 09:24:30 +020043
Patrick Delaunay8e166512018-07-27 16:37:05 +020044 led {
Patrick Delaunay8e166512018-07-27 16:37:05 +020045 red {
Patrick Delaunaydd281082019-07-30 19:16:39 +020046 label = "error";
Patrick Delaunay8e166512018-07-27 16:37:05 +020047 gpios = <&gpioa 13 GPIO_ACTIVE_LOW>;
48 default-state = "off";
Patrick Delaunaydd281082019-07-30 19:16:39 +020049 status = "okay";
Patrick Delaunay8e166512018-07-27 16:37:05 +020050 };
Patrick Delaunay8e166512018-07-27 16:37:05 +020051 };
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010052};
53
Patrick Delaunaye74b74c2019-01-30 13:07:05 +010054&clk_hse {
55 st,digbypass;
56};
57
Patrice Chotard23661602019-02-12 16:50:38 +010058&i2c4 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010059 u-boot,dm-pre-reloc;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010060};
61
62&i2c4_pins_a {
63 u-boot,dm-pre-reloc;
64 pins {
65 u-boot,dm-pre-reloc;
66 };
67};
68
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010069&pmic {
70 u-boot,dm-pre-reloc;
71};
72
Patrick Delaunaya6743132018-07-09 15:17:19 +020073&rcc {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +010074 st,clksrc = <
75 CLK_MPU_PLL1P
76 CLK_AXI_PLL2P
77 CLK_MCU_PLL3P
78 CLK_PLL12_HSE
79 CLK_PLL3_HSE
80 CLK_PLL4_HSE
81 CLK_RTC_LSE
82 CLK_MCO1_DISABLED
83 CLK_MCO2_DISABLED
84 >;
85
86 st,clkdiv = <
87 1 /*MPU*/
88 0 /*AXI*/
89 0 /*MCU*/
90 1 /*APB1*/
91 1 /*APB2*/
92 1 /*APB3*/
93 1 /*APB4*/
94 2 /*APB5*/
95 23 /*RTC*/
96 0 /*MCO1*/
97 0 /*MCO2*/
98 >;
99
100 st,pkcs = <
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200101 CLK_CKPER_HSE
102 CLK_FMC_ACLK
103 CLK_QSPI_ACLK
104 CLK_ETH_DISABLED
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100105 CLK_SDMMC12_PLL4P
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200106 CLK_DSI_DSIPLL
Patrick Delaunayb90f0e72018-03-20 11:41:26 +0100107 CLK_STGEN_HSE
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200108 CLK_USBPHY_HSE
109 CLK_SPI2S1_PLL3Q
110 CLK_SPI2S23_PLL3Q
111 CLK_SPI45_HSI
112 CLK_SPI6_HSI
113 CLK_I2C46_HSI
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100114 CLK_SDMMC3_PLL4P
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200115 CLK_USBO_USBPHY
116 CLK_ADC_CKPER
117 CLK_CEC_LSE
118 CLK_I2C12_HSI
119 CLK_I2C35_HSI
120 CLK_UART1_HSI
121 CLK_UART24_HSI
122 CLK_UART35_HSI
123 CLK_UART6_HSI
124 CLK_UART78_HSI
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100125 CLK_SPDIF_PLL4P
Antonio Borneodb0cd2d2020-01-28 10:11:01 +0100126 CLK_FDCAN_PLL4R
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200127 CLK_SAI1_PLL3Q
128 CLK_SAI2_PLL3Q
129 CLK_SAI3_PLL3Q
130 CLK_SAI4_PLL3Q
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100131 CLK_RNG1_LSI
132 CLK_RNG2_LSI
Patrick Delaunay8a07d5b2018-07-09 15:17:24 +0200133 CLK_LPTIM1_PCLK1
134 CLK_LPTIM23_PCLK3
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100135 CLK_LPTIM45_LSE
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100136 >;
137
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100138 /* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */
139 pll2: st,pll@1 {
Patrick Delaunay8d93a972020-01-28 10:11:03 +0100140 compatible = "st,stm32mp1-pll";
141 reg = <1>;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100142 cfg = < 2 65 1 0 0 PQR(1,1,1) >;
143 frac = < 0x1400 >;
144 u-boot,dm-pre-reloc;
145 };
146
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100147 /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100148 pll3: st,pll@2 {
Patrick Delaunay8d93a972020-01-28 10:11:03 +0100149 compatible = "st,stm32mp1-pll";
150 reg = <2>;
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100151 cfg = < 1 33 1 16 36 PQR(1,1,1) >;
152 frac = < 0x1a04 >;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100153 u-boot,dm-pre-reloc;
154 };
155
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100156 /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100157 pll4: st,pll@3 {
Patrick Delaunay8d93a972020-01-28 10:11:03 +0100158 compatible = "st,stm32mp1-pll";
159 reg = <3>;
Patrick Delaunaye74b74c2019-01-30 13:07:05 +0100160 cfg = < 3 98 5 7 7 PQR(1,1,1) >;
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100161 u-boot,dm-pre-reloc;
162 };
163};
164
Patrick Delaunay35a54d42019-07-11 11:15:28 +0200165&sdmmc1 {
166 u-boot,dm-spl;
167};
168
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100169&sdmmc1_b4_pins_a {
170 u-boot,dm-spl;
Patrick Delaunay1a4f57c2020-03-06 17:54:41 +0100171 pins1 {
172 u-boot,dm-spl;
173 };
174 pins2 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100175 u-boot,dm-spl;
176 };
177};
178
179&sdmmc1_dir_pins_a {
180 u-boot,dm-spl;
Patrick Delaunay35a54d42019-07-11 11:15:28 +0200181 pins1 {
182 u-boot,dm-spl;
183 };
184 pins2 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100185 u-boot,dm-spl;
186 };
187};
188
Patrick Delaunay35a54d42019-07-11 11:15:28 +0200189&sdmmc2 {
Patrick Delaunay3d2d1152018-03-12 10:46:17 +0100190 u-boot,dm-spl;
191};
Patrick Delaunay0ed232b2018-03-20 10:54:52 +0100192
Patrick Delaunay0ed232b2018-03-20 10:54:52 +0100193&sdmmc2_b4_pins_a {
194 u-boot,dm-spl;
Patrick Delaunay4d7d0e22019-11-06 16:16:34 +0100195 pins1 {
196 u-boot,dm-spl;
197 };
198 pins2 {
Patrick Delaunay0ed232b2018-03-20 10:54:52 +0100199 u-boot,dm-spl;
200 };
201};
202
203&sdmmc2_d47_pins_a {
204 u-boot,dm-spl;
205 pins {
206 u-boot,dm-spl;
207 };
208};
209
Patrice Chotard23661602019-02-12 16:50:38 +0100210&uart4 {
211 u-boot,dm-pre-reloc;
212};
213
214&uart4_pins_a {
215 u-boot,dm-pre-reloc;
216 pins1 {
217 u-boot,dm-pre-reloc;
218 };
219 pins2 {
220 u-boot,dm-pre-reloc;
Patrick Delaunay7acda7e2019-07-30 19:16:18 +0200221 /* pull-up on rx to avoid floating level */
222 bias-pull-up;
Patrice Chotard23661602019-02-12 16:50:38 +0100223 };
224};