blob: e07092baa4d8573d77c4f04208850cdef7cabf95 [file] [log] [blame]
wdenk0157ced2002-10-21 17:04:47 +00001/*
2 * (C) Copyright 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __ASM_GBL_DATA_H
25#define __ASM_GBL_DATA_H
Eran Libertyf046ccd2005-07-28 10:08:46 -050026
27#include "asm/types.h"
28
wdenk0157ced2002-10-21 17:04:47 +000029/*
30 * The following data structure is placed in some memory wich is
31 * available very early after boot (like DPRAM on MPC8xx/MPC82xx, or
32 * some locked parts of the data cache) to allow for a minimum set of
33 * global variables during system initialization (until we have set
34 * up the memory controller so that we can use RAM).
35 *
36 * Keep it *SMALL* and remember to set CFG_GBL_DATA_SIZE > sizeof(gd_t)
37 */
38
39typedef struct global_data {
40 bd_t *bd;
41 unsigned long flags;
42 unsigned long baudrate;
43 unsigned long cpu_clk; /* CPU clock in Hz! */
44 unsigned long bus_clk;
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050045#if defined(CONFIG_CPM2)
wdenk0157ced2002-10-21 17:04:47 +000046 /* There are many clocks on the MPC8260 - see page 9-5 */
47 unsigned long vco_out;
48 unsigned long cpm_clk;
49 unsigned long scc_clk;
50 unsigned long brg_clk;
51#endif
roy zang4c527832006-11-02 18:49:51 +080052#if defined(CONFIG_MPC7448HPC2)
53 unsigned long mem_clk;
54#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -050055#if defined(CONFIG_MPC83XX)
56 /* There are other clocks in the MPC83XX */
57 u32 csb_clk;
Dave Liu03051c32007-09-18 12:36:11 +080058#if defined(CONFIG_MPC834X) || defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)
Eran Libertyf046ccd2005-07-28 10:08:46 -050059 u32 tsec1_clk;
60 u32 tsec2_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -050061 u32 usbdr_clk;
Scott Wood0f253282007-04-16 14:34:18 -050062#endif
63#if defined (CONFIG_MPC834X)
64 u32 usbmph_clk;
Kumar Gala3e78a312007-01-30 14:08:30 -060065#endif /* CONFIG_MPC834X */
Dave Liuc86ef2c2008-01-10 23:04:13 +080066#if defined(CONFIG_MPC8315)
Dave Liu555da612007-09-18 12:36:58 +080067 u32 tdm_clk;
68#endif
Dave Liu03051c32007-09-18 12:36:11 +080069#if defined(CONFIG_MPC837X)
70 u32 sdhc_clk;
71#endif
Dave Liu5f820432006-11-03 19:33:44 -060072 u32 core_clk;
Eran Libertyf046ccd2005-07-28 10:08:46 -050073 u32 enc_clk;
74 u32 lbiu_clk;
75 u32 lclk_clk;
76 u32 ddr_clk;
Rafal Jaworowski6902df52005-10-17 02:39:53 +020077 u32 pci_clk;
Dave Liu03051c32007-09-18 12:36:11 +080078#if defined(CONFIG_MPC837X)
79 u32 pciexp1_clk;
80 u32 pciexp2_clk;
Dave Liu555da612007-09-18 12:36:58 +080081#endif
82#if defined(CONFIG_MPC837X) || defined(CONFIG_MPC8315)
Dave Liu03051c32007-09-18 12:36:11 +080083 u32 sata_clk;
84#endif
Andy Flemingda9d4612007-08-14 00:14:25 -050085#if defined(CONFIG_MPC8360)
86 u32 ddr_sec_clk;
87#endif /* CONFIG_MPC8360 */
88#endif
Timur Tabi943afa22008-01-09 14:35:26 -060089#if defined(CONFIG_MPC83XX) || defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
90 u32 i2c1_clk;
91 u32 i2c2_clk;
92#endif
Dave Liu5f820432006-11-03 19:33:44 -060093#if defined(CONFIG_QE)
94 u32 qe_clk;
95 u32 brg_clk;
Dave Liu7737d5c2006-11-03 12:11:15 -060096 uint mp_alloc_base;
97 uint mp_alloc_top;
Dave Liu5f820432006-11-03 19:33:44 -060098#endif /* CONFIG_QE */
wdenkcbd8a352004-02-24 02:00:03 +000099#if defined(CONFIG_MPC5xxx)
wdenk945af8d2003-07-16 21:53:01 +0000100 unsigned long ipb_clk;
101 unsigned long pci_clk;
102#endif
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200103#if defined(CONFIG_MPC512X)
Grzegorz Bernacki5d49e0e2008-01-11 12:03:43 +0100104 u32 ips_clk;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200105 u32 csb_clk;
John Rigby5f91db72008-02-26 09:38:14 -0700106 u32 pci_clk;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200107#endif /* CONFIG_MPC512X */
wdenk983fda82004-10-28 00:09:35 +0000108#if defined(CONFIG_MPC8220)
109 unsigned long bExtUart;
110 unsigned long inp_clk;
111 unsigned long pci_clk;
112 unsigned long vco_clk;
113 unsigned long pev_clk;
114 unsigned long flb_clk;
115#endif
wdenk0157ced2002-10-21 17:04:47 +0000116 unsigned long ram_size; /* RAM size */
117 unsigned long reloc_off; /* Relocation Offset */
118 unsigned long reset_status; /* reset status register at boot */
119 unsigned long env_addr; /* Address of Environment struct */
120 unsigned long env_valid; /* Checksum of Environment valid? */
121 unsigned long have_console; /* serial_init() was called */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500122#if defined(CFG_ALLOC_DPRAM) || defined(CONFIG_CPM2)
wdenk0157ced2002-10-21 17:04:47 +0000123 unsigned int dp_alloc_base;
124 unsigned int dp_alloc_top;
125#endif
Stefan Roesef10493c2007-10-23 11:31:05 +0200126#if defined(CONFIG_4xx)
127 u32 uart_clk;
128#endif /* CONFIG_4xx */
wdenk12f34242003-09-02 22:48:03 +0000129#if defined(CFG_GT_6426x)
wdenk0157ced2002-10-21 17:04:47 +0000130 unsigned int mirror_hack[16];
131#endif
wdenk756f5862005-04-03 15:51:42 +0000132#if defined(CONFIG_A3000) || \
133 defined(CONFIG_HIDDEN_DRAGON) || \
134 defined(CONFIG_MUSENKI) || \
135 defined(CONFIG_SANDPOINT)
wdenk0157ced2002-10-21 17:04:47 +0000136 void * console_addr;
137#endif
wdenkc7de8292002-11-19 11:04:11 +0000138#ifdef CONFIG_AMIGAONEG3SE
139 unsigned long relocaddr; /* Start address of U-Boot in RAM */
140#endif
wdenk0157ced2002-10-21 17:04:47 +0000141#if defined(CONFIG_LCD) || defined(CONFIG_VIDEO)
142 unsigned long fb_base; /* Base address of framebuffer memory */
143#endif
wdenk667122a2003-07-15 21:50:34 +0000144#if defined(CONFIG_POST) || defined(CONFIG_LOGBUFFER)
wdenk228f29a2002-12-08 09:53:23 +0000145 unsigned long post_log_word; /* Record POST activities */
wdenk4532cb62003-04-27 22:52:51 +0000146 unsigned long post_init_f_time; /* When post_init_f started */
wdenk228f29a2002-12-08 09:53:23 +0000147#endif
wdenk0157ced2002-10-21 17:04:47 +0000148#ifdef CONFIG_BOARD_TYPES
149 unsigned long board_type;
150#endif
wdenk4532cb62003-04-27 22:52:51 +0000151#ifdef CONFIG_MODEM_SUPPORT
152 unsigned long do_mdm_init;
153 unsigned long be_quiet;
154#endif
Stefan Roese3ad63872007-08-21 16:27:57 +0200155#if defined(CONFIG_LWMON) || defined(CONFIG_LWMON5)
wdenk4532cb62003-04-27 22:52:51 +0000156 unsigned long kbd_status;
wdenk8bde7f72003-06-27 21:31:46 +0000157#endif
wdenk27b207f2003-07-24 23:38:38 +0000158 void **jt; /* jump table */
wdenk0157ced2002-10-21 17:04:47 +0000159} gd_t;
160
161/*
162 * Global Data Flags
163 */
164#define GD_FLG_RELOC 0x00001 /* Code was relocated to RAM */
165#define GD_FLG_DEVINIT 0x00002 /* Devices have been initialized */
wdenkf72da342003-10-10 10:05:42 +0000166#define GD_FLG_SILENT 0x00004 /* Silent mode */
Yuri Tikhonovb428f6a2008-02-04 14:11:03 +0100167#define GD_FLG_POSTFAIL 0x00008 /* Critical POST test failed */
wdenk0157ced2002-10-21 17:04:47 +0000168
169#if 1
Wolfgang Denke7670f62008-02-14 22:43:22 +0100170#define DECLARE_GLOBAL_DATA_PTR register volatile gd_t *gd asm ("r2")
wdenk0157ced2002-10-21 17:04:47 +0000171#else /* We could use plain global data, but the resulting code is bigger */
172#define XTRN_DECLARE_GLOBAL_DATA_PTR extern
173#define DECLARE_GLOBAL_DATA_PTR XTRN_DECLARE_GLOBAL_DATA_PTR \
174 gd_t *gd
175#endif
176
177#endif /* __ASM_GBL_DATA_H */