blob: 7b4c0d70636e624160492839174a2065172ef3a9 [file] [log] [blame]
Tom Warrenf01b6312012-12-11 13:34:18 +00001/*
2 * (C) Copyright 2010-2012
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warrenf01b6312012-12-11 13:34:18 +00006 */
7
Tom Warrenbfcf46d2013-02-26 12:18:48 +00008#ifndef _TEGRA_COMMON_H_
9#define _TEGRA_COMMON_H_
Alexey Brodkin1ace4022014-02-26 17:47:58 +040010#include <linux/sizes.h>
Tom Warrenf01b6312012-12-11 13:34:18 +000011#include <linux/stringify.h>
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_ARMCORTEXA9 /* This is an ARM V7 CPU core */
Tom Warrenf01b6312012-12-11 13:34:18 +000017#define CONFIG_SYS_L2CACHE_OFF /* No L2 cache */
18
Tom Warrenf01b6312012-12-11 13:34:18 +000019#include <asm/arch/tegra.h> /* get chip and board defs */
20
Rob Herring31df9892013-10-04 10:22:47 -050021#define CONFIG_SYS_TIMER_RATE 1000000
22#define CONFIG_SYS_TIMER_COUNTER NV_PA_TMRUS_BASE
23
Tom Warrenf01b6312012-12-11 13:34:18 +000024/*
25 * Display CPU and Board information
26 */
27#define CONFIG_DISPLAY_CPUINFO
28#define CONFIG_DISPLAY_BOARDINFO
29
30#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
Tom Warrenf01b6312012-12-11 13:34:18 +000031
32/* Environment */
33#define CONFIG_ENV_VARS_UBOOT_CONFIG
34#define CONFIG_ENV_SIZE 0x2000 /* Total Size Environment */
35
36/*
37 * Size of malloc() pool
38 */
Przemyslaw Marczak52a7c982015-03-04 14:01:30 +010039#ifdef CONFIG_DFU_MMC
40#define CONFIG_SYS_MALLOC_LEN ((4 << 20) + \
41 CONFIG_SYS_DFU_DATA_BUF_SIZE)
42#else
Tom Warrenf01b6312012-12-11 13:34:18 +000043#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* 4MB */
Przemyslaw Marczak52a7c982015-03-04 14:01:30 +010044#endif
Thierry Redingd1e5b402014-12-09 22:25:23 -070045
46#define CONFIG_SYS_NONCACHED_MEMORY (1 << 20) /* 1 MiB */
Tom Warrenf01b6312012-12-11 13:34:18 +000047
48/*
Tom Warrenbfcf46d2013-02-26 12:18:48 +000049 * NS16550 Configuration
Tom Warrenf01b6312012-12-11 13:34:18 +000050 */
Simon Glass858530a2014-09-04 16:27:36 -060051#define CONFIG_TEGRA_SERIAL
Simon Glass858530a2014-09-04 16:27:36 -060052#define CONFIG_SYS_NS16550
Tom Warrenf01b6312012-12-11 13:34:18 +000053
54/*
Stephen Warrenf1756032014-04-18 10:56:11 -060055 * Common HW configuration.
56 * If this varies between SoCs later, move to tegraNN-common.h
57 * Note: This is number of devices, not max device ID.
58 */
59#define CONFIG_SYS_MMC_MAX_DEVICE 4
60
61/*
Tom Warrenf01b6312012-12-11 13:34:18 +000062 * select serial console configuration
63 */
64#define CONFIG_CONS_INDEX 1
65
66/* allow to overwrite serial and ethaddr */
67#define CONFIG_ENV_OVERWRITE
68#define CONFIG_BAUDRATE 115200
69
Tom Warrenf01b6312012-12-11 13:34:18 +000070/* turn on command-line edit/hist/auto */
Tom Warrenf01b6312012-12-11 13:34:18 +000071#define CONFIG_COMMAND_HISTORY
Tom Warrenf01b6312012-12-11 13:34:18 +000072
Stephen Warren11d9c032013-02-28 15:03:48 +000073/* turn on commonly used storage-related commands */
Stephen Warren11d9c032013-02-28 15:03:48 +000074#define CONFIG_PARTITION_UUIDS
Stephen Warren11d9c032013-02-28 15:03:48 +000075#define CONFIG_CMD_PART
76
Tom Warrenf01b6312012-12-11 13:34:18 +000077#define CONFIG_SYS_NO_FLASH
78
79#define CONFIG_CONSOLE_MUX
80#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Stephen Warren86bd20b2015-04-14 08:41:14 -060081#ifndef CONFIG_SPL_BUILD
82#define CONFIG_SYS_STDIO_DEREGISTER
83#endif
Tom Warrenf01b6312012-12-11 13:34:18 +000084
85/*
86 * Miscellaneous configurable options
87 */
Tom Warrenf01b6312012-12-11 13:34:18 +000088#define CONFIG_SYS_PROMPT V_PROMPT
89/*
90 * Increasing the size of the IO buffer as default nfsargs size is more
91 * than 256 and so it is not possible to edit it
92 */
93#define CONFIG_SYS_CBSIZE (256 * 2) /* Console I/O Buffer Size */
94/* Print Buffer Size */
95#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
96 sizeof(CONFIG_SYS_PROMPT) + 16)
Simon Glass0859b492015-06-05 14:39:40 -060097#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
Tom Warrenf01b6312012-12-11 13:34:18 +000098/* Boot Argument Buffer Size */
99#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
100
101#define CONFIG_SYS_MEMTEST_START (NV_PA_SDRC_CS0 + 0x600000)
102#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x100000)
103
Simon Glass9dacbb22014-11-10 17:16:42 -0700104#ifndef CONFIG_SPL_BUILD
Marcel Ziswiler4270d5a2014-08-26 11:49:46 +0200105#define CONFIG_USE_ARCH_MEMCPY
Simon Glass9dacbb22014-11-10 17:16:42 -0700106#endif
Marcel Ziswiler4270d5a2014-08-26 11:49:46 +0200107
Tom Warrenf01b6312012-12-11 13:34:18 +0000108/*-----------------------------------------------------------------------
109 * Physical Memory Map
110 */
111#define CONFIG_NR_DRAM_BANKS 1
112#define PHYS_SDRAM_1 NV_PA_SDRC_CS0
113#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512M */
114
115#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
116#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
117
118#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* 256M */
119
120#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_STACKBASE
121#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_MALLOC_LEN
122#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
123 CONFIG_SYS_INIT_RAM_SIZE - \
124 GENERATED_GBL_DATA_SIZE)
125
126#define CONFIG_TEGRA_GPIO
127#define CONFIG_CMD_GPIO
128#define CONFIG_CMD_ENTERRCM
Tom Warrenf01b6312012-12-11 13:34:18 +0000129
130/* Defines for SPL */
Tom Warrenf01b6312012-12-11 13:34:18 +0000131#define CONFIG_SPL_FRAMEWORK
132#define CONFIG_SPL_RAM_DEVICE
133#define CONFIG_SPL_BOARD_INIT
134#define CONFIG_SPL_NAND_SIMPLE
Albert ARIBAUD6ebc3462013-04-12 05:14:30 +0000135#define CONFIG_SPL_MAX_FOOTPRINT (CONFIG_SYS_TEXT_BASE - \
Tom Warrenf01b6312012-12-11 13:34:18 +0000136 CONFIG_SPL_TEXT_BASE)
137#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000
138
139#define CONFIG_SPL_LIBCOMMON_SUPPORT
140#define CONFIG_SPL_LIBGENERIC_SUPPORT
141#define CONFIG_SPL_SERIAL_SUPPORT
142#define CONFIG_SPL_GPIO_SUPPORT
143
Simon Glassdd7f65f2013-03-05 14:39:56 +0000144#define CONFIG_SYS_GENERIC_BOARD
Stephen Warren026baff2015-01-19 16:25:51 -0700145#define CONFIG_BOARD_EARLY_INIT_F
146#define CONFIG_BOARD_LATE_INIT
Tom Warren3efff992013-03-26 10:39:33 -0700147
Stephen Warrena885f852013-02-28 15:03:45 +0000148/* Misc utility code */
149#define CONFIG_BOUNCE_BUFFER
Tom Warren3efff992013-03-26 10:39:33 -0700150#define CONFIG_CRC32_VERIFY
Simon Glassdd7f65f2013-03-05 14:39:56 +0000151
Stephen Warren68cf64d2014-02-05 09:24:57 -0700152#ifndef CONFIG_SPL_BUILD
153#include <config_distro_defaults.h>
154#endif
155
Tom Warrenf01b6312012-12-11 13:34:18 +0000156#endif /* _TEGRA_COMMON_H_ */