blob: 8a9e8b1c2be75370f4b6dfd3183e74c21928c08a [file] [log] [blame]
Mike Frysinger84a9dda2008-10-12 21:32:52 -04001/*
2 * U-boot - u-boot.lds.S
3 *
4 * Copyright (c) 2005-2008 Analog Device Inc.
5 *
6 * (C) Copyright 2000-2004
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#include <config.h>
29#include <asm/blackfin.h>
30#undef ALIGN
31#undef ENTRY
32#undef bfin
33
Mike Frysinger9ff67e52009-06-14 06:29:07 -040034#ifndef LDS_BOARD_TEXT
35# define LDS_BOARD_TEXT
36#endif
37
Mike Frysinger84a9dda2008-10-12 21:32:52 -040038/* If we don't actually load anything into L1 data, this will avoid
39 * a syntax error. If we do actually load something into L1 data,
40 * we'll get a linker memory load error (which is what we'd want).
41 * This is here in the first place so we can quickly test building
42 * for different CPU's which may lack non-cache L1 data.
43 */
44#ifndef L1_DATA_B_SRAM
45# define L1_DATA_B_SRAM CONFIG_SYS_MONITOR_BASE
46# define L1_DATA_B_SRAM_SIZE 0
47#endif
48
Mike Frysingerf51e0012009-07-23 16:26:58 -040049/* The 0xC offset is so we don't clobber the tiny LDR jump block. */
50#ifdef CONFIG_BFIN_BOOTROM_USES_EVT1
51# define L1_CODE_ORIGIN L1_INST_SRAM
52#else
53# define L1_CODE_ORIGIN L1_INST_SRAM + 0xC
54#endif
55
Mike Frysinger84a9dda2008-10-12 21:32:52 -040056OUTPUT_ARCH(bfin)
57
58MEMORY
59{
60 ram : ORIGIN = CONFIG_SYS_MONITOR_BASE, LENGTH = CONFIG_SYS_MONITOR_LEN
Mike Frysingerf51e0012009-07-23 16:26:58 -040061 l1_code : ORIGIN = L1_CODE_ORIGIN, LENGTH = L1_INST_SRAM_SIZE
Mike Frysinger84a9dda2008-10-12 21:32:52 -040062 l1_data : ORIGIN = L1_DATA_B_SRAM, LENGTH = L1_DATA_B_SRAM_SIZE
63}
64
65ENTRY(_start)
66SECTIONS
67{
Mike Frysingerb1e2c552009-11-03 06:11:31 -050068 .text.pre :
Mike Frysinger84a9dda2008-10-12 21:32:52 -040069 {
70 cpu/blackfin/start.o (.text .text.*)
Mike Frysinger9ff67e52009-06-14 06:29:07 -040071
72 LDS_BOARD_TEXT
Mike Frysingerb1e2c552009-11-03 06:11:31 -050073 } >ram_code
Mike Frysinger9ff67e52009-06-14 06:29:07 -040074
Mike Frysingerb1e2c552009-11-03 06:11:31 -050075 .text.init :
76 {
Mike Frysinger84a9dda2008-10-12 21:32:52 -040077 cpu/blackfin/initcode.o (.text .text.*)
Mike Frysingerb1e2c552009-11-03 06:11:31 -050078 } >ram_code
79 __initcode_lma = LOADADDR(.text.init);
80 __initcode_len = SIZEOF(.text.init);
Mike Frysinger9ff67e52009-06-14 06:29:07 -040081
Mike Frysingerb1e2c552009-11-03 06:11:31 -050082 .text :
83 {
Mike Frysinger84a9dda2008-10-12 21:32:52 -040084 *(.text .text.*)
85 } >ram
86
87 .rodata :
88 {
89 . = ALIGN(4);
90 *(.rodata .rodata.*)
91 *(.rodata1)
92 *(.eh_frame)
93 . = ALIGN(4);
94 } >ram
95
96 .data :
97 {
98 . = ALIGN(256);
99 *(.data .data.*)
100 *(.data1)
101 *(.sdata)
102 *(.sdata2)
103 *(.dynamic)
104 CONSTRUCTORS
105 } >ram
106
107 .u_boot_cmd :
108 {
109 ___u_boot_cmd_start = .;
110 *(.u_boot_cmd)
111 ___u_boot_cmd_end = .;
112 } >ram
113
114 .text_l1 :
115 {
116 . = ALIGN(4);
117 __stext_l1 = .;
118 *(.l1.text)
119 . = ALIGN(4);
120 __etext_l1 = .;
121 } >l1_code AT>ram
Mike Frysingerb1e2c552009-11-03 06:11:31 -0500122 __text_l1_lma = LOADADDR(.text_l1);
123 __text_l1_len = SIZEOF(.text_l1);
124 ASSERT (__text_l1_len <= L1_INST_SRAM_SIZE, "L1 text overflow!")
Mike Frysinger84a9dda2008-10-12 21:32:52 -0400125
126 .data_l1 :
127 {
128 . = ALIGN(4);
129 __sdata_l1 = .;
130 *(.l1.data)
131 *(.l1.bss)
132 . = ALIGN(4);
133 __edata_l1 = .;
134 } >l1_data AT>ram
Mike Frysingerb1e2c552009-11-03 06:11:31 -0500135 __data_l1_lma = LOADADDR(.data_l1);
136 __data_l1_len = SIZEOF(.data_l1);
137 ASSERT (__data_l1_len <= L1_DATA_B_SRAM_SIZE, "L1 data B overflow!")
Mike Frysinger84a9dda2008-10-12 21:32:52 -0400138
139 .bss :
140 {
141 . = ALIGN(4);
Mike Frysinger84a9dda2008-10-12 21:32:52 -0400142 *(.sbss) *(.scommon)
143 *(.dynbss)
144 *(.bss .bss.*)
145 *(COMMON)
Mike Frysinger84a9dda2008-10-12 21:32:52 -0400146 } >ram
Mike Frysingerb1e2c552009-11-03 06:11:31 -0500147 __bss_vma = ADDR(.bss);
148 __bss_len = SIZEOF(.bss);
Mike Frysinger84a9dda2008-10-12 21:32:52 -0400149}