Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 1 | /* |
| 2 | * File: include/asm-blackfin/mach-bf527/anomaly.h |
| 3 | * Bugs: Enter bugs at http://blackfin.uclinux.org/ |
| 4 | * |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 5 | * Copyright (C) 2004-2009 Analog Devices Inc. |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 6 | * Licensed under the GPL-2 or later. |
| 7 | */ |
| 8 | |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 9 | /* This file should be up to date with: |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 10 | * - Revision B, 08/12/2008; ADSP-BF526 Blackfin Processor Anomaly List |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 11 | * - Revision F, 03/03/2009; ADSP-BF527 Blackfin Processor Anomaly List |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #ifndef _MACH_ANOMALY_H_ |
| 15 | #define _MACH_ANOMALY_H_ |
| 16 | |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 17 | #if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__) |
| 18 | # define ANOMALY_BF526 1 |
| 19 | #else |
| 20 | # define ANOMALY_BF526 0 |
| 21 | #endif |
| 22 | #if defined(__ADSPBF523__) || defined(__ADSPBF525__) || defined(__ADSPBF527__) |
| 23 | # define ANOMALY_BF527 1 |
| 24 | #else |
| 25 | # define ANOMALY_BF527 0 |
| 26 | #endif |
| 27 | |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 28 | /* Multi-issue instruction with dsp32shiftimm in slot1 and P-reg store in slot 2 not supported */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 29 | #define ANOMALY_05000074 (1) |
| 30 | /* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 31 | #define ANOMALY_05000119 (1) /* note: brokenness is noted in documentation, not anomaly sheet */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 32 | /* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */ |
| 33 | #define ANOMALY_05000122 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 34 | /* False Hardware Error from an Access in the Shadow of a Conditional Branch */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 35 | #define ANOMALY_05000245 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 36 | /* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */ |
| 37 | #define ANOMALY_05000254 (1) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 38 | /* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */ |
| 39 | #define ANOMALY_05000265 (1) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 40 | /* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */ |
| 41 | #define ANOMALY_05000310 (1) |
| 42 | /* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */ |
| 43 | #define ANOMALY_05000313 (__SILICON_REVISION__ < 2) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 44 | /* Incorrect Access of OTP_STATUS During otp_write() Function */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 45 | #define ANOMALY_05000328 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 46 | /* Host DMA Boot Modes Are Not Functional */ |
| 47 | #define ANOMALY_05000330 (__SILICON_REVISION__ < 2) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 48 | /* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 49 | #define ANOMALY_05000337 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 50 | /* Ethernet MAC MDIO Reads Do Not Meet IEEE Specification */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 51 | #define ANOMALY_05000341 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 52 | /* TWI May Not Operate Correctly Under Certain Signal Termination Conditions */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 53 | #define ANOMALY_05000342 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 54 | /* USB Calibration Value Is Not Initialized */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 55 | #define ANOMALY_05000346 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 56 | /* USB Calibration Value to use */ |
| 57 | #define ANOMALY_05000346_value 0xE510 |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 58 | /* Preboot Routine Incorrectly Alters Reset Value of USB Register */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 59 | #define ANOMALY_05000347 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 60 | /* Security Features Are Not Functional */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 61 | #define ANOMALY_05000348 (ANOMALY_BF527 && __SILICON_REVISION__ < 1) |
| 62 | /* bfrom_SysControl() Firmware Function Performs Improper System Reset */ |
| 63 | #define ANOMALY_05000353 (ANOMALY_BF526) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 64 | /* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 65 | #define ANOMALY_05000355 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 66 | /* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 67 | #define ANOMALY_05000357 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 68 | /* Incorrect Revision Number in DSPID Register */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 69 | #define ANOMALY_05000364 (ANOMALY_BF527 && __SILICON_REVISION__ == 1) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 70 | /* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */ |
| 71 | #define ANOMALY_05000366 (1) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 72 | /* Incorrect Default CSEL Value in PLL_DIV */ |
| 73 | #define ANOMALY_05000368 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 74 | /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 75 | #define ANOMALY_05000371 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 76 | /* Authentication Fails To Initiate */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 77 | #define ANOMALY_05000376 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 78 | /* Data Read From L3 Memory by USB DMA May be Corrupted */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 79 | #define ANOMALY_05000380 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 80 | /* 8-Bit NAND Flash Boot Mode Not Functional */ |
| 81 | #define ANOMALY_05000382 (__SILICON_REVISION__ < 2) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 82 | /* Boot from OTP Memory Not Functional */ |
| 83 | #define ANOMALY_05000385 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 84 | /* bfrom_SysControl() Firmware Routine Not Functional */ |
| 85 | #define ANOMALY_05000386 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 86 | /* Programmable Preboot Settings Not Functional */ |
| 87 | #define ANOMALY_05000387 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 88 | /* CRC32 Checksum Support Not Functional */ |
| 89 | #define ANOMALY_05000388 (__SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 90 | /* Reset Vector Must Not Be in SDRAM Memory Space */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 91 | #define ANOMALY_05000389 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 92 | /* pTempCurrent Not Present in ADI_BOOT_DATA Structure */ |
| 93 | #define ANOMALY_05000392 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 94 | /* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */ |
| 95 | #define ANOMALY_05000393 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 96 | /* Log Buffer Not Functional */ |
| 97 | #define ANOMALY_05000394 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 98 | /* Hook Routine Not Functional */ |
| 99 | #define ANOMALY_05000395 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 100 | /* Header Indirect Bit Not Functional */ |
| 101 | #define ANOMALY_05000396 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 102 | /* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */ |
| 103 | #define ANOMALY_05000397 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 104 | /* SWRESET, DFRESET and WDRESET Bits in the SYSCR Register Not Functional */ |
| 105 | #define ANOMALY_05000398 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 106 | /* BCODE_NOBOOT in BCODE Field of SYSCR Register Not Functional */ |
| 107 | #define ANOMALY_05000399 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 108 | /* PPI Data Signals D0 and D8 do not Tristate After Disabling PPI */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 109 | #define ANOMALY_05000401 (__SILICON_REVISION__ < 2) |
| 110 | /* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */ |
| 111 | #define ANOMALY_05000403 (__SILICON_REVISION__ < 2) |
| 112 | /* Lockbox SESR Disallows Certain User Interrupts */ |
| 113 | #define ANOMALY_05000404 (__SILICON_REVISION__ < 2) |
| 114 | /* Lockbox SESR Firmware Does Not Save/Restore Full Context */ |
| 115 | #define ANOMALY_05000405 (1) |
| 116 | /* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */ |
| 117 | #define ANOMALY_05000407 (__SILICON_REVISION__ < 2) |
| 118 | /* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */ |
| 119 | #define ANOMALY_05000408 (1) |
| 120 | /* Lockbox firmware leaves MDMA0 channel enabled */ |
| 121 | #define ANOMALY_05000409 (__SILICON_REVISION__ < 2) |
| 122 | /* Incorrect Default Internal Voltage Regulator Setting */ |
| 123 | #define ANOMALY_05000410 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 124 | /* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */ |
| 125 | #define ANOMALY_05000411 (__SILICON_REVISION__ < 2) |
| 126 | /* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */ |
| 127 | #define ANOMALY_05000414 (__SILICON_REVISION__ < 2) |
| 128 | /* DEB2_URGENT Bit Not Functional */ |
| 129 | #define ANOMALY_05000415 (__SILICON_REVISION__ < 2) |
| 130 | /* Speculative Fetches Can Cause Undesired External FIFO Operations */ |
| 131 | #define ANOMALY_05000416 (1) |
| 132 | /* SPORT0 Ignores External TSCLK0 on PG14 When TMR6 is an Output */ |
| 133 | #define ANOMALY_05000417 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 134 | /* PPI Timing Requirements tSFSPE and tHFSPE Do Not Meet Data Sheet Specifications */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 135 | #define ANOMALY_05000418 (__SILICON_REVISION__ < 2) |
| 136 | /* USB PLL_STABLE Bit May Not Accurately Reflect the USB PLL's Status */ |
| 137 | #define ANOMALY_05000420 (__SILICON_REVISION__ < 2) |
| 138 | /* TWI Fall Time (Tof) May Violate the Minimum I2C Specification */ |
| 139 | #define ANOMALY_05000421 (1) |
| 140 | /* TWI Input Capacitance (Ci) May Violate the Maximum I2C Specification */ |
| 141 | #define ANOMALY_05000422 (ANOMALY_BF527 && __SILICON_REVISION__ > 1) |
| 142 | /* Certain Ethernet Frames With Errors are Misclassified in RMII Mode */ |
| 143 | #define ANOMALY_05000423 (__SILICON_REVISION__ < 2) |
| 144 | /* Internal Voltage Regulator Not Trimmed */ |
| 145 | #define ANOMALY_05000424 (ANOMALY_BF527 && __SILICON_REVISION__ < 2) |
| 146 | /* Multichannel SPORT Channel Misalignment Under Specific Configuration */ |
| 147 | #define ANOMALY_05000425 (__SILICON_REVISION__ < 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 148 | /* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */ |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 149 | #define ANOMALY_05000426 (1) |
| 150 | /* WB_EDGE Bit in NFC_IRQSTAT Incorrectly Reflects Buffer Status Instead of IRQ Status */ |
| 151 | #define ANOMALY_05000429 (__SILICON_REVISION__ < 2) |
| 152 | /* Software System Reset Corrupts PLL_LOCKCNT Register */ |
| 153 | #define ANOMALY_05000430 (ANOMALY_BF527 && __SILICON_REVISION__ > 1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 154 | /* Incorrect Use of Stack in Lockbox Firmware During Authentication */ |
| 155 | #define ANOMALY_05000431 (1) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 156 | /* bfrom_SysControl() Does Not Clear SIC_IWR1 Before Executing PLL Programming Sequence */ |
| 157 | #define ANOMALY_05000432 (ANOMALY_BF526) |
| 158 | /* Certain SIC Registers are not Reset After Soft or Core Double Fault Reset */ |
| 159 | #define ANOMALY_05000435 ((ANOMALY_BF526 && __SILICON_REVISION__ < 1) || ANOMALY_BF527) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 160 | /* Preboot Cannot be Used to Alter the PLL_DIV Register */ |
| 161 | #define ANOMALY_05000439 (1) |
| 162 | /* bfrom_SysControl() Cannot be Used to Write the PLL_DIV Register */ |
| 163 | #define ANOMALY_05000440 (1) |
| 164 | /* OTP Write Accesses Not Supported */ |
| 165 | #define ANOMALY_05000442 (__SILICON_REVISION__ < 1) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 166 | /* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */ |
| 167 | #define ANOMALY_05000443 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 168 | /* The WURESET Bit in the SYSCR Register is not Functional */ |
| 169 | #define ANOMALY_05000445 (1) |
| 170 | /* BCODE_QUICKBOOT, BCODE_ALLBOOT, and BCODE_FULLBOOT Settings in SYSCR Register Not Functional */ |
| 171 | #define ANOMALY_05000451 (1) |
| 172 | /* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */ |
| 173 | #define ANOMALY_05000452 (1) |
| 174 | /* USB Receive Interrupt Is Not Generated in DMA Mode 1 */ |
| 175 | #define ANOMALY_05000456 (1) |
| 176 | /* Host DMA Port Responds to Certain Bus Activity Without HOST_CE Assertion */ |
| 177 | #define ANOMALY_05000457 (1) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 178 | |
| 179 | /* Anomalies that don't exist on this proc */ |
| 180 | #define ANOMALY_05000125 (0) |
| 181 | #define ANOMALY_05000158 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 182 | #define ANOMALY_05000171 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 183 | #define ANOMALY_05000183 (0) |
| 184 | #define ANOMALY_05000198 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 185 | #define ANOMALY_05000227 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 186 | #define ANOMALY_05000230 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 187 | #define ANOMALY_05000242 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 188 | #define ANOMALY_05000244 (0) |
| 189 | #define ANOMALY_05000261 (0) |
| 190 | #define ANOMALY_05000263 (0) |
| 191 | #define ANOMALY_05000266 (0) |
| 192 | #define ANOMALY_05000273 (0) |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 193 | #define ANOMALY_05000278 (0) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 194 | #define ANOMALY_05000285 (0) |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 195 | #define ANOMALY_05000305 (0) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 196 | #define ANOMALY_05000307 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 197 | #define ANOMALY_05000311 (0) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 198 | #define ANOMALY_05000312 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 199 | #define ANOMALY_05000323 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 200 | #define ANOMALY_05000362 (1) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 201 | #define ANOMALY_05000363 (0) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 202 | #define ANOMALY_05000412 (0) |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 203 | #define ANOMALY_05000447 (0) |
| 204 | #define ANOMALY_05000448 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 205 | |
| 206 | #endif |