wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 3 | * Andreas Heppel <aheppel@sysgo.de> |
| 4 | * (C) Copyright 2001 ELTEC Elektronik AG |
| 5 | * Frank Gottschling <fgottschling@eltec.de> |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | #include <common.h> |
| 27 | #include <command.h> |
| 28 | #include <mpc106.h> |
| 29 | #include <mk48t59.h> |
| 30 | #include <74xx_7xx.h> |
| 31 | #include <ns87308.h> |
| 32 | #include <video_fb.h> |
Ben Warren | 8ca0b3f | 2008-08-31 10:45:44 -0700 | [diff] [blame] | 33 | #include <netdev.h> |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 34 | |
Wolfgang Denk | d87080b | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 37 | /*---------------------------------------------------------------------------*/ |
| 38 | /* |
| 39 | * Get Bus clock frequency |
| 40 | */ |
| 41 | ulong bab7xx_get_bus_freq (void) |
| 42 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 43 | /* |
| 44 | * The GPIO Port 1 on BAB7xx reflects the bus speed. |
| 45 | */ |
| 46 | volatile struct GPIO *gpio = |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | (struct GPIO *) (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_GPIO_BASE); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 48 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 49 | unsigned char data = gpio->dta1; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 50 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 51 | if (data & 0x02) |
| 52 | return 66666666; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 53 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 54 | return 83333333; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | /*---------------------------------------------------------------------------*/ |
| 58 | |
| 59 | /* |
| 60 | * Measure CPU clock speed (core clock GCLK1) (Approx. GCLK frequency in Hz) |
| 61 | */ |
| 62 | ulong bab7xx_get_gclk_freq (void) |
| 63 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 64 | static const int pllratio_to_factor[] = { |
| 65 | 00, 75, 70, 00, 20, 65, 100, 45, 30, 55, 40, 50, 80, 60, 35, |
| 66 | 00, |
| 67 | }; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 68 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 69 | return pllratio_to_factor[get_hid1 () >> 28] * |
| 70 | (bab7xx_get_bus_freq () / 10); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 71 | } |
| 72 | |
| 73 | /*----------------------------------------------------------------------------*/ |
| 74 | |
| 75 | int checkcpu (void) |
| 76 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 77 | uint pvr = get_pvr (); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 78 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 79 | printf ("MPC7xx V%d.%d", (pvr >> 8) & 0xFF, pvr & 0xFF); |
| 80 | printf (" at %ld / %ld MHz\n", bab7xx_get_gclk_freq () / 1000000, |
| 81 | bab7xx_get_bus_freq () / 1000000); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 82 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 83 | return (0); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | /* ------------------------------------------------------------------------- */ |
| 87 | |
| 88 | int checkboard (void) |
| 89 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #ifdef CONFIG_SYS_ADDRESS_MAP_A |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 91 | puts ("Board: ELTEC BAB7xx PReP\n"); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 92 | #else |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 93 | puts ("Board: ELTEC BAB7xx CHRP\n"); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 94 | #endif |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 95 | return (0); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | /* ------------------------------------------------------------------------- */ |
| 99 | |
| 100 | int checkflash (void) |
| 101 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 102 | /* TODO: XXX XXX XXX */ |
| 103 | printf ("2 MB ## Test not implemented yet ##\n"); |
| 104 | return (0); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 105 | } |
| 106 | |
| 107 | /* ------------------------------------------------------------------------- */ |
| 108 | |
| 109 | |
| 110 | static unsigned int mpc106_read_cfg_dword (unsigned int reg) |
| 111 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 112 | unsigned int reg_addr = MPC106_REG | (reg & 0xFFFFFFFC); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 113 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 114 | out32r (MPC106_REG_ADDR, reg_addr); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 115 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 116 | return (in32r (MPC106_REG_DATA | (reg & 0x3))); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 117 | } |
| 118 | |
| 119 | /* ------------------------------------------------------------------------- */ |
| 120 | |
| 121 | long int dram_size (int board_type) |
| 122 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 123 | /* No actual initialisation to do - done when setting up |
| 124 | * PICRs MCCRs ME/SARs etc in ram_init.S. |
| 125 | */ |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 126 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 127 | register unsigned long i, msar1, mear1, memSize; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #if defined(CONFIG_SYS_MEMTEST) |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 130 | register unsigned long reg; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 131 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 132 | printf ("Testing DRAM\n"); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 133 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 134 | /* write each mem addr with it's address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | for (reg = CONFIG_SYS_MEMTEST_START; reg < CONFIG_SYS_MEMTEST_END; reg += 4) |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 136 | *reg = reg; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | for (reg = CONFIG_SYS_MEMTEST_START; reg < CONFIG_SYS_MEMTEST_END; reg += 4) { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 139 | if (*reg != reg) |
| 140 | return -1; |
| 141 | } |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 142 | #endif |
| 143 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 144 | /* |
| 145 | * Since MPC106 memory controller chip has already been set to |
| 146 | * control all memory, just read and interpret its memory boundery register. |
| 147 | */ |
| 148 | memSize = 0; |
| 149 | msar1 = mpc106_read_cfg_dword (MPC106_MSAR1); |
| 150 | mear1 = mpc106_read_cfg_dword (MPC106_MEAR1); |
| 151 | i = mpc106_read_cfg_dword (MPC106_MBER) & 0xf; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 152 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 153 | do { |
| 154 | if (i & 0x01) /* is bank enabled ? */ |
| 155 | memSize += (mear1 & 0xff) - (msar1 & 0xff) + 1; |
| 156 | msar1 >>= 8; |
| 157 | mear1 >>= 8; |
| 158 | i >>= 1; |
| 159 | } while (i); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 160 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 161 | return (memSize * 0x100000); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 162 | } |
| 163 | |
| 164 | /* ------------------------------------------------------------------------- */ |
| 165 | |
Becky Bruce | 9973e3c | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 166 | phys_size_t initdram (int board_type) |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 167 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 168 | return dram_size (board_type); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 169 | } |
| 170 | |
| 171 | /* ------------------------------------------------------------------------- */ |
| 172 | |
| 173 | void after_reloc (ulong dest_addr) |
| 174 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 175 | /* |
| 176 | * Jump to the main U-Boot board init code |
| 177 | */ |
| 178 | board_init_r ((gd_t *) gd, dest_addr); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 179 | } |
| 180 | |
| 181 | /* ------------------------------------------------------------------------- */ |
| 182 | |
| 183 | /* |
| 184 | * do_reset is done here because in this case it is board specific, since the |
| 185 | * 7xx CPUs can only be reset by external HW (the RTC in this case). |
| 186 | */ |
Mike Frysinger | 882b7d7 | 2010-10-20 03:41:17 -0400 | [diff] [blame] | 187 | int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 188 | { |
| 189 | #if defined(CONFIG_RTC_MK48T59) |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 190 | /* trigger watchdog immediately */ |
| 191 | rtc_set_watchdog (1, RTC_WD_RB_16TH); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 192 | #else |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 193 | #error "You must define the macro CONFIG_RTC_MK48T59." |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 194 | #endif |
Mike Frysinger | 882b7d7 | 2010-10-20 03:41:17 -0400 | [diff] [blame] | 195 | return 0; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 196 | } |
| 197 | |
| 198 | /* ------------------------------------------------------------------------- */ |
| 199 | |
| 200 | #if defined(CONFIG_WATCHDOG) |
| 201 | /* |
| 202 | * Since the 7xx CPUs don't have an internal watchdog, this function is |
| 203 | * board specific. We use the RTC here. |
| 204 | */ |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 205 | void watchdog_reset (void) |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 206 | { |
| 207 | #if defined(CONFIG_RTC_MK48T59) |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 208 | /* we use a 32 sec watchdog timer */ |
| 209 | rtc_set_watchdog (8, RTC_WD_RB_4); |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 210 | #else |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 211 | #error "You must define the macro CONFIG_RTC_MK48T59." |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 212 | #endif |
| 213 | } |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 214 | #endif /* CONFIG_WATCHDOG */ |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 215 | |
| 216 | /* ------------------------------------------------------------------------- */ |
| 217 | |
| 218 | #ifdef CONFIG_CONSOLE_EXTRA_INFO |
| 219 | extern GraphicDevice smi; |
| 220 | |
| 221 | void video_get_info_str (int line_number, char *info) |
| 222 | { |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 223 | /* init video info strings for graphic console */ |
| 224 | switch (line_number) { |
| 225 | case 1: |
| 226 | sprintf (info, " MPC7xx V%d.%d at %ld / %ld MHz", |
| 227 | (get_pvr () >> 8) & 0xFF, |
| 228 | get_pvr () & 0xFF, |
| 229 | bab7xx_get_gclk_freq () / 1000000, |
| 230 | bab7xx_get_bus_freq () / 1000000); |
| 231 | return; |
| 232 | case 2: |
| 233 | sprintf (info, |
| 234 | " ELTEC BAB7xx with %ld MB DRAM and %ld MB FLASH", |
| 235 | dram_size (0) / 0x100000, flash_init () / 0x100000); |
| 236 | return; |
| 237 | case 3: |
| 238 | sprintf (info, " %s", smi.modeIdent); |
| 239 | return; |
| 240 | } |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 241 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 242 | /* no more info lines */ |
| 243 | *info = 0; |
| 244 | return; |
wdenk | 7ebf744 | 2002-11-02 23:17:16 +0000 | [diff] [blame] | 245 | } |
| 246 | #endif |
| 247 | |
| 248 | /*---------------------------------------------------------------------------*/ |
Ben Warren | 8ca0b3f | 2008-08-31 10:45:44 -0700 | [diff] [blame] | 249 | |
| 250 | int board_eth_init(bd_t *bis) |
| 251 | { |
| 252 | return pci_eth_init(bis); |
| 253 | } |