Michal Simek | 5da048a | 2007-03-27 00:32:16 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2007 Michal Simek |
| 3 | * |
| 4 | * Michal SIMEK <monstr@monstr.eu> |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | * |
Michal Simek | 5da048a | 2007-03-27 00:32:16 +0200 | [diff] [blame] | 24 | * CAUTION: This file is automatically generated by libgen. |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 25 | * Version: Xilinx EDK 8.2.02 EDK_Im_Sp2.4 |
Michal Simek | 5da048a | 2007-03-27 00:32:16 +0200 | [diff] [blame] | 26 | */ |
Michal Simek | 76316a3 | 2007-03-11 13:42:58 +0100 | [diff] [blame] | 27 | |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 28 | /* System Clock Frequency */ |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 29 | #define XILINX_CLOCK_FREQ 100000000 |
Michal Simek | 76316a3 | 2007-03-11 13:42:58 +0100 | [diff] [blame] | 30 | |
Michal Simek | ffc50f9 | 2007-05-05 18:54:42 +0200 | [diff] [blame] | 31 | /* Microblaze is microblaze_0 */ |
Michal Simek | fb05f6d | 2007-05-07 23:58:31 +0200 | [diff] [blame] | 32 | #define XILINX_USE_MSR_INSTR 1 |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 33 | #define XILINX_FSL_NUMBER 3 |
Michal Simek | ffc50f9 | 2007-05-05 18:54:42 +0200 | [diff] [blame] | 34 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 35 | /* Interrupt controller is opb_intc_0 */ |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 36 | #define XILINX_INTC_BASEADDR 0x41200000 |
Michal Simek | fb05f6d | 2007-05-07 23:58:31 +0200 | [diff] [blame] | 37 | #define XILINX_INTC_NUM_INTR_INPUTS 6 |
Michal Simek | 76316a3 | 2007-03-11 13:42:58 +0100 | [diff] [blame] | 38 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 39 | /* Timer pheriphery is opb_timer_1 */ |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 40 | #define XILINX_TIMER_BASEADDR 0x41c00000 |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 41 | #define XILINX_TIMER_IRQ 0 |
Michal Simek | 76316a3 | 2007-03-11 13:42:58 +0100 | [diff] [blame] | 42 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 43 | /* Uart pheriphery is RS232_Uart */ |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 44 | #define XILINX_UART_BASEADDR 0x40600000 |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 45 | #define XILINX_UART_BAUDRATE 115200 |
Michal Simek | 76316a3 | 2007-03-11 13:42:58 +0100 | [diff] [blame] | 46 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 47 | /* IIC pheriphery is IIC_EEPROM */ |
| 48 | #define XILINX_IIC_0_BASEADDR 0x40800000 |
| 49 | #define XILINX_IIC_0_FREQ 100000 |
| 50 | #define XILINX_IIC_0_BIT 0 |
Michal Simek | 76316a3 | 2007-03-11 13:42:58 +0100 | [diff] [blame] | 51 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 52 | /* GPIO is LEDs_4Bit*/ |
| 53 | #define XILINX_GPIO_BASEADDR 0x40000000 |
| 54 | |
| 55 | /* Flash Memory is FLASH_2Mx32 */ |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 56 | #define XILINX_FLASH_START 0x2c000000 |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 57 | #define XILINX_FLASH_SIZE 0x00800000 |
Michal Simek | 76316a3 | 2007-03-11 13:42:58 +0100 | [diff] [blame] | 58 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 59 | /* Main Memory is DDR_SDRAM_64Mx32 */ |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 60 | #define XILINX_RAM_START 0x28000000 |
| 61 | #define XILINX_RAM_SIZE 0x04000000 |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 62 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 63 | /* Sysace Controller is SysACE_CompactFlash */ |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 64 | #define XILINX_SYSACE_BASEADDR 0x41800000 |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 65 | #define XILINX_SYSACE_HIGHADDR 0x4180ffff |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 66 | #define XILINX_SYSACE_MEM_WIDTH 16 |
| 67 | |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 68 | /* Ethernet controller is Ethernet_MAC */ |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 69 | #define XPAR_XEMAC_NUM_INSTANCES 1 |
| 70 | #define XPAR_OPB_ETHERNET_0_DEVICE_ID 0 |
Michal Simek | 9d1d6a3 | 2007-04-21 20:53:31 +0200 | [diff] [blame] | 71 | #define XPAR_OPB_ETHERNET_0_BASEADDR 0x40c00000 |
Michal Simek | 48fbd3a | 2007-05-07 17:11:09 +0200 | [diff] [blame] | 72 | #define XPAR_OPB_ETHERNET_0_HIGHADDR 0x40c0ffff |
Michal Simek | 1798049 | 2007-03-26 01:39:07 +0200 | [diff] [blame] | 73 | #define XPAR_OPB_ETHERNET_0_DMA_PRESENT 1 |
| 74 | #define XPAR_OPB_ETHERNET_0_ERR_COUNT_EXIST 1 |
| 75 | #define XPAR_OPB_ETHERNET_0_MII_EXIST 1 |