blob: 7059c8432a34959a2cc5a8caba230d9ac46e72fc [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
Michal Simek6889ca72015-11-30 14:14:56 +010013#include <dm.h>
Michal Simek185f7d92012-09-13 20:23:34 +000014#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020015#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000016#include <config.h>
Michal Simekb8de29f2015-09-24 20:13:45 +020017#include <console.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
22#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053023#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020024#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020025#include <asm/arch/sys_proto.h>
Michal Simeke4d23182015-08-17 09:57:46 +020026#include <asm-generic/errno.h>
Michal Simek185f7d92012-09-13 20:23:34 +000027
Michal Simek6889ca72015-11-30 14:14:56 +010028DECLARE_GLOBAL_DATA_PTR;
29
Michal Simek185f7d92012-09-13 20:23:34 +000030/* Bit/mask specification */
31#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
32#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
33#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
34#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
35#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
36
37#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
38#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
39#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
40
41#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
42#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
43#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
44
45/* Wrap bit, last descriptor */
46#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
47#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek23a598f2015-08-17 09:58:54 +020048#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek185f7d92012-09-13 20:23:34 +000049
Michal Simek185f7d92012-09-13 20:23:34 +000050#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
51#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
52#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
53#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
54
Michal Simek80243522012-10-15 14:01:23 +020055#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
56#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
57#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
58#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Michal Simek6777f382015-09-08 17:07:01 +020059#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x0000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek185f7d92012-09-13 20:23:34 +000060
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053061#ifdef CONFIG_ARM64
62# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
63#else
64# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
65#endif
66
67#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
68 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000069 ZYNQ_GEM_NWCFG_FSREM | \
70 ZYNQ_GEM_NWCFG_MDCCLKDIV)
71
72#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
73
74#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
75/* Use full configured addressable space (8 Kb) */
76#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
77/* Use full configured addressable space (4 Kb) */
78#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
79/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
80#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
81
82#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
83 ZYNQ_GEM_DMACR_RXSIZE | \
84 ZYNQ_GEM_DMACR_TXSIZE | \
85 ZYNQ_GEM_DMACR_RXBUF)
86
Michal Simeke4d23182015-08-17 09:57:46 +020087#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
88
Michal Simekf97d7e82013-04-22 14:41:09 +020089/* Use MII register 1 (MII status register) to detect PHY */
90#define PHY_DETECT_REG 1
91
92/* Mask used to verify certain PHY features (or register contents)
93 * in the register above:
94 * 0x1000: 10Mbps full duplex support
95 * 0x0800: 10Mbps half duplex support
96 * 0x0008: Auto-negotiation support
97 */
98#define PHY_DETECT_MASK 0x1808
99
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530100/* TX BD status masks */
101#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
102#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
103#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
104
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800105/* Clock frequencies for different speeds */
106#define ZYNQ_GEM_FREQUENCY_10 2500000UL
107#define ZYNQ_GEM_FREQUENCY_100 25000000UL
108#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
109
Michal Simek185f7d92012-09-13 20:23:34 +0000110/* Device registers */
111struct zynq_gem_regs {
Michal Simek97a51a02015-10-05 11:49:43 +0200112 u32 nwctrl; /* 0x0 - Network Control reg */
113 u32 nwcfg; /* 0x4 - Network Config reg */
114 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000115 u32 reserved1;
Michal Simek97a51a02015-10-05 11:49:43 +0200116 u32 dmacr; /* 0x10 - DMA Control reg */
117 u32 txsr; /* 0x14 - TX Status reg */
118 u32 rxqbase; /* 0x18 - RX Q Base address reg */
119 u32 txqbase; /* 0x1c - TX Q Base address reg */
120 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000121 u32 reserved2[2];
Michal Simek97a51a02015-10-05 11:49:43 +0200122 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000123 u32 reserved3;
Michal Simek97a51a02015-10-05 11:49:43 +0200124 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000125 u32 reserved4[18];
Michal Simek97a51a02015-10-05 11:49:43 +0200126 u32 hashl; /* 0x80 - Hash Low address reg */
127 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000128#define LADDR_LOW 0
129#define LADDR_HIGH 1
Michal Simek97a51a02015-10-05 11:49:43 +0200130 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
131 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek185f7d92012-09-13 20:23:34 +0000132 u32 reserved6[18];
Michal Simek0ebf4042015-10-05 12:49:48 +0200133#define STAT_SIZE 44
134 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700135 u32 reserved7[164];
136 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
137 u32 reserved8[15];
138 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Michal Simek185f7d92012-09-13 20:23:34 +0000139};
140
141/* BD descriptors */
142struct emac_bd {
143 u32 addr; /* Next descriptor pointer */
144 u32 status;
145};
146
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530147#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530148/* Page table entries are set to 1MB, or multiples of 1MB
149 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
150 */
151#define BD_SPACE 0x100000
152/* BD separation space */
Michal Simekff475872015-08-17 09:45:53 +0200153#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek185f7d92012-09-13 20:23:34 +0000154
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700155/* Setup the first free TX descriptor */
156#define TX_FREE_DESC 2
157
Michal Simek185f7d92012-09-13 20:23:34 +0000158/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
159struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530160 struct emac_bd *tx_bd;
161 struct emac_bd *rx_bd;
162 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000163 u32 rxbd_current;
164 u32 rx_first_buf;
165 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200166 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100167 int init;
Michal Simekf2fc2762015-11-30 10:24:15 +0100168 struct zynq_gem_regs *iobase;
Michal Simek16ce6de2015-10-07 16:42:56 +0200169 phy_interface_t interface;
Michal Simek185f7d92012-09-13 20:23:34 +0000170 struct phy_device *phydev;
171 struct mii_dev *bus;
172};
173
Michal Simek3fac2722015-11-30 10:09:43 +0100174static inline int mdio_wait(struct zynq_gem_regs *regs)
Michal Simek185f7d92012-09-13 20:23:34 +0000175{
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200176 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000177
178 /* Wait till MDIO interface is ready to accept a new transaction. */
179 while (--timeout) {
180 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
181 break;
182 WATCHDOG_RESET();
183 }
184
185 if (!timeout) {
186 printf("%s: Timeout\n", __func__);
187 return 1;
188 }
189
190 return 0;
191}
192
Michal Simekf2fc2762015-11-30 10:24:15 +0100193static u32 phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
194 u32 op, u16 *data)
Michal Simek185f7d92012-09-13 20:23:34 +0000195{
196 u32 mgtcr;
Michal Simekf2fc2762015-11-30 10:24:15 +0100197 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000198
Michal Simek3fac2722015-11-30 10:09:43 +0100199 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000200 return 1;
201
202 /* Construct mgtcr mask for the operation */
203 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
204 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
205 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
206
207 /* Write mgtcr and wait for completion */
208 writel(mgtcr, &regs->phymntnc);
209
Michal Simek3fac2722015-11-30 10:09:43 +0100210 if (mdio_wait(regs))
Michal Simek185f7d92012-09-13 20:23:34 +0000211 return 1;
212
213 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
214 *data = readl(&regs->phymntnc);
215
216 return 0;
217}
218
Michal Simekf2fc2762015-11-30 10:24:15 +0100219static u32 phyread(struct zynq_gem_priv *priv, u32 phy_addr,
220 u32 regnum, u16 *val)
Michal Simek185f7d92012-09-13 20:23:34 +0000221{
Michal Simek198e9a42015-10-07 16:34:51 +0200222 u32 ret;
223
Michal Simekf2fc2762015-11-30 10:24:15 +0100224 ret = phy_setup_op(priv, phy_addr, regnum,
225 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simek198e9a42015-10-07 16:34:51 +0200226
227 if (!ret)
228 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
229 phy_addr, regnum, *val);
230
231 return ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000232}
233
Michal Simekf2fc2762015-11-30 10:24:15 +0100234static u32 phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
235 u32 regnum, u16 data)
Michal Simek185f7d92012-09-13 20:23:34 +0000236{
Michal Simek198e9a42015-10-07 16:34:51 +0200237 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
238 regnum, data);
239
Michal Simekf2fc2762015-11-30 10:24:15 +0100240 return phy_setup_op(priv, phy_addr, regnum,
241 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek185f7d92012-09-13 20:23:34 +0000242}
243
Michal Simek6889ca72015-11-30 14:14:56 +0100244static int phy_detection(struct udevice *dev)
Michal Simekf97d7e82013-04-22 14:41:09 +0200245{
246 int i;
247 u16 phyreg;
248 struct zynq_gem_priv *priv = dev->priv;
249
250 if (priv->phyaddr != -1) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100251 phyread(priv, priv->phyaddr, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200252 if ((phyreg != 0xFFFF) &&
253 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
254 /* Found a valid PHY address */
255 debug("Default phy address %d is valid\n",
256 priv->phyaddr);
Michal Simekb9047252015-11-30 13:38:32 +0100257 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200258 } else {
259 debug("PHY address is not setup correctly %d\n",
260 priv->phyaddr);
261 priv->phyaddr = -1;
262 }
263 }
264
265 debug("detecting phy address\n");
266 if (priv->phyaddr == -1) {
267 /* detect the PHY address */
268 for (i = 31; i >= 0; i--) {
Michal Simekf2fc2762015-11-30 10:24:15 +0100269 phyread(priv, i, PHY_DETECT_REG, &phyreg);
Michal Simekf97d7e82013-04-22 14:41:09 +0200270 if ((phyreg != 0xFFFF) &&
271 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
272 /* Found a valid PHY address */
273 priv->phyaddr = i;
274 debug("Found valid phy address, %d\n", i);
Michal Simekb9047252015-11-30 13:38:32 +0100275 return 0;
Michal Simekf97d7e82013-04-22 14:41:09 +0200276 }
277 }
278 }
279 printf("PHY is not detected\n");
Michal Simekb9047252015-11-30 13:38:32 +0100280 return -1;
Michal Simekf97d7e82013-04-22 14:41:09 +0200281}
282
Michal Simek6889ca72015-11-30 14:14:56 +0100283static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000284{
285 u32 i, macaddrlow, macaddrhigh;
Michal Simek6889ca72015-11-30 14:14:56 +0100286 struct eth_pdata *pdata = dev_get_platdata(dev);
287 struct zynq_gem_priv *priv = dev_get_priv(dev);
288 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000289
290 /* Set the MAC bits [31:0] in BOT */
Michal Simek6889ca72015-11-30 14:14:56 +0100291 macaddrlow = pdata->enetaddr[0];
292 macaddrlow |= pdata->enetaddr[1] << 8;
293 macaddrlow |= pdata->enetaddr[2] << 16;
294 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek185f7d92012-09-13 20:23:34 +0000295
296 /* Set MAC bits [47:32] in TOP */
Michal Simek6889ca72015-11-30 14:14:56 +0100297 macaddrhigh = pdata->enetaddr[4];
298 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek185f7d92012-09-13 20:23:34 +0000299
300 for (i = 0; i < 4; i++) {
301 writel(0, &regs->laddr[i][LADDR_LOW]);
302 writel(0, &regs->laddr[i][LADDR_HIGH]);
303 /* Do not use MATCHx register */
304 writel(0, &regs->match[i]);
305 }
306
307 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
308 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
309
310 return 0;
311}
312
Michal Simek6889ca72015-11-30 14:14:56 +0100313static int zynq_phy_init(struct udevice *dev)
Michal Simek68cc3bd2015-11-30 13:54:43 +0100314{
315 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100316 struct zynq_gem_priv *priv = dev_get_priv(dev);
317 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100318 const u32 supported = SUPPORTED_10baseT_Half |
319 SUPPORTED_10baseT_Full |
320 SUPPORTED_100baseT_Half |
321 SUPPORTED_100baseT_Full |
322 SUPPORTED_1000baseT_Half |
323 SUPPORTED_1000baseT_Full;
324
Michal Simekc8e29272015-11-30 13:58:36 +0100325 /* Enable only MDIO bus */
326 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs->nwctrl);
327
Michal Simek68cc3bd2015-11-30 13:54:43 +0100328 ret = phy_detection(dev);
329 if (ret) {
330 printf("GEM PHY init failed\n");
331 return ret;
332 }
333
334 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
335 priv->interface);
Michal Simek90c6f2e2015-11-30 14:03:37 +0100336 if (!priv->phydev)
337 return -ENODEV;
Michal Simek68cc3bd2015-11-30 13:54:43 +0100338
339 priv->phydev->supported = supported | ADVERTISED_Pause |
340 ADVERTISED_Asym_Pause;
341 priv->phydev->advertising = priv->phydev->supported;
342 phy_config(priv->phydev);
343
344 return 0;
345}
346
Michal Simek6889ca72015-11-30 14:14:56 +0100347static int zynq_gem_init(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000348{
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800349 u32 i;
350 unsigned long clk_rate = 0;
Michal Simek6889ca72015-11-30 14:14:56 +0100351 struct zynq_gem_priv *priv = dev_get_priv(dev);
352 struct zynq_gem_regs *regs = priv->iobase;
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700353 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
354 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
Michal Simek185f7d92012-09-13 20:23:34 +0000355
Michal Simek05868752013-01-24 13:04:12 +0100356 if (!priv->init) {
357 /* Disable all interrupts */
358 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000359
Michal Simek05868752013-01-24 13:04:12 +0100360 /* Disable the receiver & transmitter */
361 writel(0, &regs->nwctrl);
362 writel(0, &regs->txsr);
363 writel(0, &regs->rxsr);
364 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000365
Michal Simek05868752013-01-24 13:04:12 +0100366 /* Clear the Hash registers for the mac address
367 * pointed by AddressPtr
368 */
369 writel(0x0, &regs->hashl);
370 /* Write bits [63:32] in TOP */
371 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000372
Michal Simek05868752013-01-24 13:04:12 +0100373 /* Clear all counters */
Michal Simek0ebf4042015-10-05 12:49:48 +0200374 for (i = 0; i < STAT_SIZE; i++)
Michal Simek05868752013-01-24 13:04:12 +0100375 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000376
Michal Simek05868752013-01-24 13:04:12 +0100377 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530378 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000379
Michal Simek05868752013-01-24 13:04:12 +0100380 for (i = 0; i < RX_BUF; i++) {
381 priv->rx_bd[i].status = 0xF0000000;
382 priv->rx_bd[i].addr =
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530383 ((ulong)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000384 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100385 }
386 /* WRAP bit to last BD */
387 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
388 /* Write RxBDs to IP */
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530389 writel((ulong)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000390
Michal Simek05868752013-01-24 13:04:12 +0100391 /* Setup for DMA Configuration register */
392 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000393
Michal Simek05868752013-01-24 13:04:12 +0100394 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200395 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000396
Edgar E. Iglesias603ff002015-09-25 23:50:07 -0700397 /* Disable the second priority queue */
398 dummy_tx_bd->addr = 0;
399 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
400 ZYNQ_GEM_TXBUF_LAST_MASK|
401 ZYNQ_GEM_TXBUF_USED_MASK;
402
403 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
404 ZYNQ_GEM_RXBUF_NEW_MASK;
405 dummy_rx_bd->status = 0;
406 flush_dcache_range((ulong)&dummy_tx_bd, (ulong)&dummy_tx_bd +
407 sizeof(dummy_tx_bd));
408 flush_dcache_range((ulong)&dummy_rx_bd, (ulong)&dummy_rx_bd +
409 sizeof(dummy_rx_bd));
410
411 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
412 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
413
Michal Simek05868752013-01-24 13:04:12 +0100414 priv->init++;
415 }
416
Michal Simek64a7ead2015-11-30 13:44:49 +0100417 phy_startup(priv->phydev);
Michal Simek185f7d92012-09-13 20:23:34 +0000418
Michal Simek64a7ead2015-11-30 13:44:49 +0100419 if (!priv->phydev->link) {
420 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek4ed4aa22013-11-12 14:25:29 +0100421 return -1;
422 }
423
Michal Simek64a7ead2015-11-30 13:44:49 +0100424 switch (priv->phydev->speed) {
Michal Simek80243522012-10-15 14:01:23 +0200425 case SPEED_1000:
426 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
427 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800428 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200429 break;
430 case SPEED_100:
Michal Simek242b1542015-09-08 16:55:42 +0200431 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100,
432 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800433 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200434 break;
435 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800436 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200437 break;
438 }
David Andrey01fbf312013-04-05 17:24:24 +0200439
440 /* Change the rclk and clk only not using EMIO interface */
441 if (!priv->emio)
Michal Simek6889ca72015-11-30 14:14:56 +0100442 zynq_slcr_gem_clk_setup((ulong)priv->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800443 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200444
445 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
446 ZYNQ_GEM_NWCTRL_TXEN_MASK);
447
Michal Simek185f7d92012-09-13 20:23:34 +0000448 return 0;
449}
450
Michal Simeke4d23182015-08-17 09:57:46 +0200451static int wait_for_bit(const char *func, u32 *reg, const u32 mask,
452 bool set, unsigned int timeout)
453{
454 u32 val;
455 unsigned long start = get_timer(0);
456
457 while (1) {
458 val = readl(reg);
459
460 if (!set)
461 val = ~val;
462
463 if ((val & mask) == mask)
464 return 0;
465
466 if (get_timer(start) > timeout)
467 break;
468
Michal Simekb8de29f2015-09-24 20:13:45 +0200469 if (ctrlc()) {
470 puts("Abort\n");
471 return -EINTR;
472 }
473
Michal Simeke4d23182015-08-17 09:57:46 +0200474 udelay(1);
475 }
476
477 debug("%s: Timeout (reg=%p mask=%08x wait_set=%i)\n",
478 func, reg, mask, set);
479
480 return -ETIMEDOUT;
481}
482
Michal Simek6889ca72015-11-30 14:14:56 +0100483static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek185f7d92012-09-13 20:23:34 +0000484{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530485 u32 addr, size;
Michal Simek6889ca72015-11-30 14:14:56 +0100486 struct zynq_gem_priv *priv = dev_get_priv(dev);
487 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek23a598f2015-08-17 09:58:54 +0200488 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek185f7d92012-09-13 20:23:34 +0000489
Michal Simek185f7d92012-09-13 20:23:34 +0000490 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530491 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000492
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530493 priv->tx_bd->addr = (ulong)ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530494 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek23a598f2015-08-17 09:58:54 +0200495 ZYNQ_GEM_TXBUF_LAST_MASK;
496 /* Dummy descriptor to mark it as the last in descriptor chain */
497 current_bd->addr = 0x0;
498 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
499 ZYNQ_GEM_TXBUF_LAST_MASK|
500 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530501
Michal Simek45c07742015-08-17 09:50:09 +0200502 /* setup BD */
503 writel((ulong)priv->tx_bd, &regs->txqbase);
504
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530505 addr = (ulong) ptr;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530506 addr &= ~(ARCH_DMA_MINALIGN - 1);
507 size = roundup(len, ARCH_DMA_MINALIGN);
508 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530509
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530510 addr = (ulong)priv->rxbuffers;
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530511 addr &= ~(ARCH_DMA_MINALIGN - 1);
512 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
513 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530514 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000515
516 /* Start transmit */
517 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
518
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530519 /* Read TX BD status */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530520 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
521 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000522
Michal Simeke4d23182015-08-17 09:57:46 +0200523 return wait_for_bit(__func__, &regs->txsr, ZYNQ_GEM_TSR_DONE,
524 true, 20000);
Michal Simek185f7d92012-09-13 20:23:34 +0000525}
526
527/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek6889ca72015-11-30 14:14:56 +0100528static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek185f7d92012-09-13 20:23:34 +0000529{
530 int frame_len;
Michal Simek9d9211a2015-12-09 14:26:48 +0100531 u32 addr;
Michal Simek6889ca72015-11-30 14:14:56 +0100532 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek185f7d92012-09-13 20:23:34 +0000533 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek185f7d92012-09-13 20:23:34 +0000534
535 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek9d9211a2015-12-09 14:26:48 +0100536 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000537
538 if (!(current_bd->status &
539 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
540 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek9d9211a2015-12-09 14:26:48 +0100541 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000542 }
543
544 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek9d9211a2015-12-09 14:26:48 +0100545 if (!frame_len) {
546 printf("%s: Zero size packet?\n", __func__);
547 return -1;
Michal Simek185f7d92012-09-13 20:23:34 +0000548 }
549
Michal Simek9d9211a2015-12-09 14:26:48 +0100550 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
551 addr &= ~(ARCH_DMA_MINALIGN - 1);
552 *packetp = (uchar *)(uintptr_t)addr;
553
554 return frame_len;
555}
556
557static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
558{
559 struct zynq_gem_priv *priv = dev_get_priv(dev);
560 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
561 struct emac_bd *first_bd;
562
563 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
564 priv->rx_first_buf = priv->rxbd_current;
565 } else {
566 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
567 current_bd->status = 0xF0000000; /* FIXME */
568 }
569
570 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
571 first_bd = &priv->rx_bd[priv->rx_first_buf];
572 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
573 first_bd->status = 0xF0000000;
574 }
575
576 if ((++priv->rxbd_current) >= RX_BUF)
577 priv->rxbd_current = 0;
578
Michal Simekda872d72015-12-09 14:16:32 +0100579 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000580}
581
Michal Simek6889ca72015-11-30 14:14:56 +0100582static void zynq_gem_halt(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000583{
Michal Simek6889ca72015-11-30 14:14:56 +0100584 struct zynq_gem_priv *priv = dev_get_priv(dev);
585 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000586
Michal Simek80243522012-10-15 14:01:23 +0200587 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
588 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000589}
590
Michal Simek6889ca72015-11-30 14:14:56 +0100591static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
592 int devad, int reg)
Michal Simek185f7d92012-09-13 20:23:34 +0000593{
Michal Simek6889ca72015-11-30 14:14:56 +0100594 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000595 int ret;
Michal Simek6889ca72015-11-30 14:14:56 +0100596 u16 val;
Michal Simek185f7d92012-09-13 20:23:34 +0000597
Michal Simek6889ca72015-11-30 14:14:56 +0100598 ret = phyread(priv, addr, reg, &val);
599 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
600 return val;
Michal Simek185f7d92012-09-13 20:23:34 +0000601}
602
Michal Simek6889ca72015-11-30 14:14:56 +0100603static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
604 int reg, u16 value)
Michal Simek185f7d92012-09-13 20:23:34 +0000605{
Michal Simek6889ca72015-11-30 14:14:56 +0100606 struct zynq_gem_priv *priv = bus->priv;
Michal Simek185f7d92012-09-13 20:23:34 +0000607
Michal Simek6889ca72015-11-30 14:14:56 +0100608 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
609 return phywrite(priv, addr, reg, value);
Michal Simek185f7d92012-09-13 20:23:34 +0000610}
611
Michal Simek6889ca72015-11-30 14:14:56 +0100612static int zynq_gem_probe(struct udevice *dev)
Michal Simek185f7d92012-09-13 20:23:34 +0000613{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530614 void *bd_space;
Michal Simek6889ca72015-11-30 14:14:56 +0100615 struct zynq_gem_priv *priv = dev_get_priv(dev);
616 int ret;
Michal Simek185f7d92012-09-13 20:23:34 +0000617
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530618 /* Align rxbuffers to ARCH_DMA_MINALIGN */
619 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
620 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
621
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530622 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530623 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200624 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
625 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530626
627 /* Initialize the bd spaces for tx and rx bd's */
628 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha5b47d402015-10-25 13:18:54 +0530629 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530630
Michal Simek6889ca72015-11-30 14:14:56 +0100631 priv->bus = mdio_alloc();
632 priv->bus->read = zynq_gem_miiphy_read;
633 priv->bus->write = zynq_gem_miiphy_write;
634 priv->bus->priv = priv;
635 strcpy(priv->bus->name, "gem");
Michal Simek185f7d92012-09-13 20:23:34 +0000636
Michal Simek6889ca72015-11-30 14:14:56 +0100637 ret = mdio_register(priv->bus);
Michal Simekc8e29272015-11-30 13:58:36 +0100638 if (ret)
639 return ret;
640
Michal Simek6889ca72015-11-30 14:14:56 +0100641 zynq_phy_init(dev);
642
643 return 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000644}
Michal Simek6889ca72015-11-30 14:14:56 +0100645
646static int zynq_gem_remove(struct udevice *dev)
647{
648 struct zynq_gem_priv *priv = dev_get_priv(dev);
649
650 free(priv->phydev);
651 mdio_unregister(priv->bus);
652 mdio_free(priv->bus);
653
654 return 0;
655}
656
657static const struct eth_ops zynq_gem_ops = {
658 .start = zynq_gem_init,
659 .send = zynq_gem_send,
660 .recv = zynq_gem_recv,
Michal Simek9d9211a2015-12-09 14:26:48 +0100661 .free_pkt = zynq_gem_free_pkt,
Michal Simek6889ca72015-11-30 14:14:56 +0100662 .stop = zynq_gem_halt,
663 .write_hwaddr = zynq_gem_setup_mac,
664};
665
666static int zynq_gem_ofdata_to_platdata(struct udevice *dev)
667{
668 struct eth_pdata *pdata = dev_get_platdata(dev);
669 struct zynq_gem_priv *priv = dev_get_priv(dev);
670 int offset = 0;
Michal Simek3cdb1452015-11-30 14:17:50 +0100671 const char *phy_mode;
Michal Simek6889ca72015-11-30 14:14:56 +0100672
673 pdata->iobase = (phys_addr_t)dev_get_addr(dev);
674 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
675 /* Hardcode for now */
676 priv->emio = 0;
Michal Simekbcdfef72015-12-09 09:29:12 +0100677 priv->phyaddr = -1;
Michal Simek6889ca72015-11-30 14:14:56 +0100678
679 offset = fdtdec_lookup_phandle(gd->fdt_blob, dev->of_offset,
680 "phy-handle");
681 if (offset > 0)
Michal Simekbcdfef72015-12-09 09:29:12 +0100682 priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1);
Michal Simek6889ca72015-11-30 14:14:56 +0100683
Michal Simek3cdb1452015-11-30 14:17:50 +0100684 phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
685 if (phy_mode)
686 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
687 if (pdata->phy_interface == -1) {
688 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
689 return -EINVAL;
690 }
691 priv->interface = pdata->phy_interface;
692
693 printf("ZYNQ GEM: %lx, phyaddr %d, interface %s\n", (ulong)priv->iobase,
694 priv->phyaddr, phy_string_for_interface(priv->interface));
Michal Simek6889ca72015-11-30 14:14:56 +0100695
696 return 0;
697}
698
699static const struct udevice_id zynq_gem_ids[] = {
700 { .compatible = "cdns,zynqmp-gem" },
701 { .compatible = "cdns,zynq-gem" },
702 { .compatible = "cdns,gem" },
703 { }
704};
705
706U_BOOT_DRIVER(zynq_gem) = {
707 .name = "zynq_gem",
708 .id = UCLASS_ETH,
709 .of_match = zynq_gem_ids,
710 .ofdata_to_platdata = zynq_gem_ofdata_to_platdata,
711 .probe = zynq_gem_probe,
712 .remove = zynq_gem_remove,
713 .ops = &zynq_gem_ops,
714 .priv_auto_alloc_size = sizeof(struct zynq_gem_priv),
715 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
716};