blob: a8e27153eebfab79f403dab59dff7ac9e4557a1c [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2002-2005
wdenke2211742002-11-02 23:30:20 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the PCIPPC-6 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_PCIPPC2 1 /* this is a PCIPPC2 board */
45
wdenkc837dcb2004-01-20 23:12:12 +000046#define CONFIG_BOARD_EARLY_INIT_F 1
wdenke2211742002-11-02 23:30:20 +000047#define CONFIG_MISC_INIT_R 1
48
49#define CONFIG_CONS_INDEX 1
50#define CONFIG_BAUDRATE 9600
51#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
52
wdenke2211742002-11-02 23:30:20 +000053#define CONFIG_PREBOOT ""
54#define CONFIG_BOOTDELAY 5
55
56#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
57 CONFIG_BOOTP_BOOTFILESIZE)
58
59#define CONFIG_MAC_PARTITION
60#define CONFIG_DOS_PARTITION
61
Jon Loeligeracf02692007-07-08 14:49:44 -050062
63/*
64 * Command line configuration.
65 */
66#include <config_cmd_default.h>
67
68#define CONFIG_CMD_ASKENV
69#define CONFIG_CMD_BSP
70#define CONFIG_CMD_DATE
71#define CONFIG_CMD_DHCP
72#define CONFIG_CMD_DOC
73#define CONFIG_CMD_ELF
74#define CONFIG_CMD_NFS
75#define CONFIG_CMD_PCI
76#define CONFIG_CMD_SCSI
77#define CONFIG_CMD_SNTP
wdenke2211742002-11-02 23:30:20 +000078
79
80#define CONFIG_PCI 1
81#define CONFIG_PCI_PNP 1 /* PCI plug-and-play */
82
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010083#define CFG_NAND_LEGACY
wdenke2211742002-11-02 23:30:20 +000084
85/*
86 * Miscellaneous configurable options
87 */
88#define CFG_LONGHELP /* undef to save memory */
89#define CFG_PROMPT "=> " /* Monitor Command Prompt */
90
91#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
92#ifdef CFG_HUSH_PARSER
93#define CFG_PROMPT_HUSH_PS2 "> "
94#endif
95#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
96
97/* Print Buffer Size
98 */
99#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
100
101#define CFG_MAXARGS 64 /* max number of command args */
102#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
103#define CFG_LOAD_ADDR 0x00100000 /* Default load address */
104
105/*-----------------------------------------------------------------------
106 * Start addresses for the final memory configuration
107 * (Set up by the startup code)
108 * Please note that CFG_SDRAM_BASE _must_ start at 0
109 */
110#define CFG_SDRAM_BASE 0x00000000
111#define CFG_FLASH_BASE 0xFFF00000
112#define CFG_FLASH_MAX_SIZE 0x00100000
113/* Maximum amount of RAM.
114 */
115#define CFG_MAX_RAM_SIZE 0x20000000 /* 512Mb */
116
117#define CFG_RESET_ADDRESS 0xFFF00100
118
119#define CFG_MONITOR_BASE TEXT_BASE
120
121#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
122#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
123
124#if CFG_MONITOR_BASE >= CFG_SDRAM_BASE && \
125 CFG_MONITOR_BASE < CFG_SDRAM_BASE + CFG_MAX_RAM_SIZE
126#define CFG_RAMBOOT
127#else
128#undef CFG_RAMBOOT
129#endif
130
131#define CFG_MEMTEST_START 0x00004000 /* memtest works on */
132#define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
133
134/*-----------------------------------------------------------------------
135 * Definitions for initial stack pointer and data area
136 */
137
138/* Size in bytes reserved for initial data
139 */
140#define CFG_GBL_DATA_SIZE 128
141
142#define CFG_INIT_RAM_ADDR 0x40000000
143#define CFG_INIT_RAM_END 0x8000
144#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
145#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
146
147#define CFG_INIT_RAM_LOCK
148
149/*
150 * Temporary buffer for serial data until the real serial driver
151 * is initialised (memtest will destroy this buffer)
152 */
153#define CFG_SCONSOLE_ADDR CFG_INIT_RAM_ADDR
154#define CFG_SCONSOLE_SIZE 0x0002000
155
156/* SDRAM 0 - 256MB
157 */
158#define CFG_DBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
159#define CFG_DBAT0U (CFG_SDRAM_BASE | \
160 BATU_BL_256M | BATU_VS | BATU_VP)
161/* SDRAM 1 - 256MB
162 */
163#define CFG_DBAT1L ((CFG_SDRAM_BASE + 0x10000000) | \
164 BATL_PP_10 | BATL_MEMCOHERENCE)
165#define CFG_DBAT1U ((CFG_SDRAM_BASE + 0x10000000) | \
166 BATU_BL_256M | BATU_VS | BATU_VP)
167
168/* Init RAM in the CPU DCache (no backing memory)
169 */
170#define CFG_DBAT2L (CFG_INIT_RAM_ADDR | \
171 BATL_PP_10 | BATL_MEMCOHERENCE)
172#define CFG_DBAT2U (CFG_INIT_RAM_ADDR | \
173 BATU_BL_128K | BATU_VS | BATU_VP)
174
175/* I/O and PCI memory at 0xf0000000
176 */
177#define CFG_DBAT3L (0xf0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
178#define CFG_DBAT3U (0xf0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
179
180#define CFG_IBAT0L CFG_DBAT0L
181#define CFG_IBAT0U CFG_DBAT0U
182#define CFG_IBAT1L CFG_DBAT1L
183#define CFG_IBAT1U CFG_DBAT1U
184#define CFG_IBAT2L CFG_DBAT2L
185#define CFG_IBAT2U CFG_DBAT2U
186#define CFG_IBAT3L CFG_DBAT3L
187#define CFG_IBAT3U CFG_DBAT3U
188
189/*
190 * Low Level Configuration Settings
191 * (address mappings, register initial values, etc.)
192 * You should know what you are doing if you make changes here.
193 * For the detail description refer to the PCIPPC2 user's manual.
194 */
195#define CFG_HZ 1000
196#define CFG_BUS_HZ 100000000 /* bus speed - 100 mhz */
197#define CFG_CPU_CLK 300000000
198#define CFG_BUS_CLK 100000000
199
200/*
201 * For booting Linux, the board info and command line data
202 * have to be in the first 8 MB of memory, since this is
203 * the maximum mapped by the Linux kernel during initialization.
204 */
205#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
206
207/*-----------------------------------------------------------------------
208 * FLASH organization
209 */
210#define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
211#define CFG_MAX_FLASH_SECT 16 /* Max number of sectors in one bank */
212
213#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
214#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
215
216/*
217 * Note: environment is not EMBEDDED in the U-Boot code.
218 * It's stored in flash separately.
219 */
220#define CFG_ENV_IS_IN_FLASH 1
221#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x70000)
222#define CFG_ENV_SIZE 0x1000 /* Size of the Environment */
223#define CFG_ENV_SECT_SIZE 0x10000 /* Size of the Environment Sector */
224
225/*-----------------------------------------------------------------------
226 * Cache Configuration
227 */
228#define CFG_CACHELINE_SIZE 32
Jon Loeligeracf02692007-07-08 14:49:44 -0500229#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000230# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
231#endif
232
233/*
234 * L2 cache
235 */
236#undef CFG_L2
237#define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
238 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
239#define L2_ENABLE (L2_INIT | L2CR_L2E)
240
241/*
242 * Internal Definitions
243 *
244 * Boot Flags
245 */
246#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
247#define BOOTFLAG_WARM 0x02 /* Software reboot */
248
249/*-----------------------------------------------------------------------
250 * Disk-On-Chip configuration
251 */
252
253#define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
254
255#define CFG_DOC_SUPPORT_2000
256#undef CFG_DOC_SUPPORT_MILLENNIUM
257
258/*-----------------------------------------------------------------------
259 RTC m48t59
260*/
261#define CONFIG_RTC_MK48T59
262
263#define CONFIG_WATCHDOG
264
265#define CONFIG_NET_MULTI /* Multi ethernet cards support */
266
267#define CONFIG_EEPRO100
stroese53cf9432003-06-05 15:39:44 +0000268#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenke2211742002-11-02 23:30:20 +0000269#define CONFIG_TULIP
270
271
272#define CONFIG_SCSI_SYM53C8XX
273#define CONFIG_SCSI_DEV_ID 0x000B /* 53c896 */
274#define CFG_SCSI_MAX_LUN 8 /* number of supported LUNs */
275#define CFG_SCSI_MAX_SCSI_ID 15 /* maximum SCSI ID (0..6) */
276#define CFG_SCSI_MAX_DEVICE CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN /* maximum Target devices */
277#define CFG_SCSI_SPIN_UP_TIME 2
278#define CFG_SCSI_SCAN_BUS_REVERSE 0
279#define CONFIG_DOS_PARTITION
280#define CONFIG_MAC_PARTITION
281#define CONFIG_ISO_PARTITION
282
wdenke2211742002-11-02 23:30:20 +0000283#endif /* __CONFIG_H */