blob: cd06f6b5808288cf6c5ceb5067d0fd38cb98550b [file] [log] [blame]
wdenk281e00a2004-08-01 22:48:16 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Alex Zuepke <azu@sysgo.de>
9 *
10 * (C) Copyright 2002
Detlev Zundel792a09e2009-05-13 10:54:10 +020011 * Gary Jennejohn, DENX Software Engineering, <garyj@denx.de>
wdenk281e00a2004-08-01 22:48:16 +000012 *
13 * See file CREDITS for list of people who contributed to this
14 * project.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 * MA 02111-1307 USA
30 */
31
32#include <common.h>
kevin.morfitt@fearnside-systems.co.ukac678042009-11-17 18:30:34 +090033#ifdef CONFIG_S3C24X0
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090034
35#include <asm/io.h>
kevin.morfitt@fearnside-systems.co.ukac678042009-11-17 18:30:34 +090036#include <asm/arch/s3c24x0_cpu.h>
wdenk281e00a2004-08-01 22:48:16 +000037
wdenk281e00a2004-08-01 22:48:16 +000038int timer_load_val = 0;
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +090039static ulong timer_clk;
wdenk281e00a2004-08-01 22:48:16 +000040
41/* macro to read the 16 bit timer */
42static inline ulong READ_TIMER(void)
43{
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090044 struct s3c24x0_timers *timers = s3c24x0_get_base_timers();
wdenk281e00a2004-08-01 22:48:16 +000045
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090046 return readl(&timers->TCNTO4) & 0xffff;
wdenk281e00a2004-08-01 22:48:16 +000047}
48
49static ulong timestamp;
50static ulong lastdec;
51
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090052int timer_init(void)
wdenk281e00a2004-08-01 22:48:16 +000053{
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090054 struct s3c24x0_timers *timers = s3c24x0_get_base_timers();
55 ulong tmr;
wdenk281e00a2004-08-01 22:48:16 +000056
57 /* use PWM Timer 4 because it has no output */
58 /* prescaler for Timer 4 is 16 */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090059 writel(0x0f00, &timers->TCFG0);
60 if (timer_load_val == 0) {
wdenk281e00a2004-08-01 22:48:16 +000061 /*
62 * for 10 ms clock period @ PCLK with 4 bit divider = 1/2
63 * (default) and prescaler = 16. Should be 10390
64 * @33.25MHz and 15625 @ 50 MHz
65 */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090066 timer_load_val = get_PCLK() / (2 * 16 * 100);
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +090067 timer_clk = get_PCLK() / (2 * 16);
wdenk281e00a2004-08-01 22:48:16 +000068 }
69 /* load value for 10 ms timeout */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090070 lastdec = timer_load_val;
71 writel(timer_load_val, &timers->TCNTB4);
wdenk281e00a2004-08-01 22:48:16 +000072 /* auto load, manual update of Timer 4 */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090073 tmr = (readl(&timers->TCON) & ~0x0700000) | 0x0600000;
74 writel(tmr, &timers->TCON);
wdenk281e00a2004-08-01 22:48:16 +000075 /* auto load, start Timer 4 */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090076 tmr = (tmr & ~0x0700000) | 0x0500000;
77 writel(tmr, &timers->TCON);
wdenk281e00a2004-08-01 22:48:16 +000078 timestamp = 0;
79
80 return (0);
81}
82
83/*
84 * timer without interrupts
85 */
86
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090087void reset_timer(void)
wdenk281e00a2004-08-01 22:48:16 +000088{
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090089 reset_timer_masked();
wdenk281e00a2004-08-01 22:48:16 +000090}
91
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090092ulong get_timer(ulong base)
wdenk281e00a2004-08-01 22:48:16 +000093{
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090094 return get_timer_masked() - base;
wdenk281e00a2004-08-01 22:48:16 +000095}
96
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +090097void set_timer(ulong t)
wdenk281e00a2004-08-01 22:48:16 +000098{
99 timestamp = t;
100}
101
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900102void udelay(unsigned long usec)
wdenk281e00a2004-08-01 22:48:16 +0000103{
104 ulong tmo;
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +0900105 ulong start = get_ticks();
wdenk281e00a2004-08-01 22:48:16 +0000106
107 tmo = usec / 1000;
108 tmo *= (timer_load_val * 100);
109 tmo /= 1000;
110
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +0900111 while ((ulong) (get_ticks() - start) < tmo)
wdenk281e00a2004-08-01 22:48:16 +0000112 /*NOP*/;
113}
114
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900115void reset_timer_masked(void)
wdenk281e00a2004-08-01 22:48:16 +0000116{
117 /* reset time */
118 lastdec = READ_TIMER();
119 timestamp = 0;
120}
121
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900122ulong get_timer_masked(void)
wdenk281e00a2004-08-01 22:48:16 +0000123{
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +0900124 ulong tmr = get_ticks();
wdenk281e00a2004-08-01 22:48:16 +0000125
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +0900126 return tmr / (timer_clk / CONFIG_SYS_HZ);
wdenk281e00a2004-08-01 22:48:16 +0000127}
128
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900129void udelay_masked(unsigned long usec)
wdenk281e00a2004-08-01 22:48:16 +0000130{
131 ulong tmo;
wdenk101e8df2005-04-04 12:08:28 +0000132 ulong endtime;
133 signed long diff;
wdenk281e00a2004-08-01 22:48:16 +0000134
wdenk101e8df2005-04-04 12:08:28 +0000135 if (usec >= 1000) {
136 tmo = usec / 1000;
137 tmo *= (timer_load_val * 100);
138 tmo /= 1000;
139 } else {
140 tmo = usec * (timer_load_val * 100);
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900141 tmo /= (1000 * 1000);
wdenk101e8df2005-04-04 12:08:28 +0000142 }
wdenk281e00a2004-08-01 22:48:16 +0000143
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +0900144 endtime = get_ticks() + tmo;
wdenk281e00a2004-08-01 22:48:16 +0000145
wdenk101e8df2005-04-04 12:08:28 +0000146 do {
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +0900147 ulong now = get_ticks();
wdenk101e8df2005-04-04 12:08:28 +0000148 diff = endtime - now;
149 } while (diff >= 0);
wdenk281e00a2004-08-01 22:48:16 +0000150}
151
152/*
153 * This function is derived from PowerPC code (read timebase as long long).
154 * On ARM it just returns the timer value.
155 */
156unsigned long long get_ticks(void)
157{
kevin.morfitt@fearnside-systems.co.ukcd856622009-09-06 00:33:13 +0900158 ulong now = READ_TIMER();
159
160 if (lastdec >= now) {
161 /* normal mode */
162 timestamp += lastdec - now;
163 } else {
164 /* we have an overflow ... */
165 timestamp += lastdec + timer_load_val - now;
166 }
167 lastdec = now;
168
169 return timestamp;
wdenk281e00a2004-08-01 22:48:16 +0000170}
171
172/*
173 * This function is derived from PowerPC code (timebase clock frequency).
174 * On ARM it returns the number of timer ticks per second.
175 */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900176ulong get_tbclk(void)
wdenk281e00a2004-08-01 22:48:16 +0000177{
178 ulong tbclk;
179
180#if defined(CONFIG_SMDK2400) || defined(CONFIG_TRAB)
181 tbclk = timer_load_val * 100;
Wolfgang Denk32cb2c72006-07-21 11:31:42 +0200182#elif defined(CONFIG_SBC2410X) || \
183 defined(CONFIG_SMDK2410) || \
184 defined(CONFIG_VCMA9)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185 tbclk = CONFIG_SYS_HZ;
wdenk281e00a2004-08-01 22:48:16 +0000186#else
187# error "tbclk not configured"
188#endif
189
190 return tbclk;
191}
192
wdenkb304c962005-04-05 22:30:50 +0000193/*
194 * reset the cpu by setting up the watchdog timer and let him time out
195 */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900196void reset_cpu(ulong ignored)
wdenkb304c962005-04-05 22:30:50 +0000197{
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900198 struct s3c24x0_watchdog *watchdog;
wdenkb304c962005-04-05 22:30:50 +0000199
200#ifdef CONFIG_TRAB
201 disable_vfd();
202#endif
203
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900204 watchdog = s3c24x0_get_base_watchdog();
wdenkb304c962005-04-05 22:30:50 +0000205
206 /* Disable watchdog */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900207 writel(0x0000, &watchdog->WTCON);
wdenkb304c962005-04-05 22:30:50 +0000208
209 /* Initialize watchdog timer count register */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900210 writel(0x0001, &watchdog->WTCNT);
wdenkb304c962005-04-05 22:30:50 +0000211
212 /* Enable watchdog timer; assert reset at timer timeout */
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900213 writel(0x0021, &watchdog->WTCON);
wdenkb304c962005-04-05 22:30:50 +0000214
kevin.morfitt@fearnside-systems.co.ukd67cce22009-10-10 13:30:22 +0900215 while (1)
216 /* loop forever and wait for reset to happen */;
wdenkb304c962005-04-05 22:30:50 +0000217
218 /*NOTREACHED*/
219}
220
kevin.morfitt@fearnside-systems.co.ukac678042009-11-17 18:30:34 +0900221#endif /* CONFIG_S3C24X0 */