blob: 3b60afc59c36c68096c019b57b80168e6ab8783c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +09002/*
3 * board/renesas/alt/alt.c
4 *
Mitsuhiro Kimuracae72042015-03-04 15:57:03 +09005 * Copyright (C) 2014, 2015 Renesas Electronics Corporation
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +09006 */
7
8#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060010#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070011#include <hang.h>
Simon Glass691d7192020-05-10 11:40:02 -060012#include <init.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090013#include <malloc.h>
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +090014#include <dm.h>
Simon Glass401d1c42020-10-30 21:38:53 -060015#include <asm/global_data.h>
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +090016#include <dm/platform_data/serial_sh.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060017#include <env_internal.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090018#include <asm/processor.h>
19#include <asm/mach-types.h>
20#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060021#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060022#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090023#include <linux/errno.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090024#include <asm/arch/sys_proto.h>
25#include <asm/gpio.h>
26#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090027#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsu2b8c0812014-12-03 15:30:30 +090028#include <asm/arch/mmc.h>
Nobuhiro Iwamatsu25f96132014-11-19 14:26:33 +090029#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090030#include <netdev.h>
31#include <miiphy.h>
32#include <i2c.h>
33#include <div64.h>
34#include "qos.h"
35
36DECLARE_GLOBAL_DATA_PTR;
37
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090038void s_init(void)
39{
40 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
41 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
42
43 /* Watchdog init */
44 writel(0xA5A5A500, &rwdt->rwtcsra);
45 writel(0xA5A5A500, &swdt->swtcsra);
46
47 /* QoS */
48 qos_init();
49}
50
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020051#define TMU0_MSTP125 BIT(25)
52#define MMC0_MSTP315 BIT(15)
Nobuhiro Iwamatsu25f96132014-11-19 14:26:33 +090053
54#define SD1CKCR 0xE6150078
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020055#define SD_97500KHZ 0x7
Nobuhiro Iwamatsu92ef38e2014-11-10 09:16:43 +090056
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090057int board_early_init_f(void)
58{
59 /* TMU */
60 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
61
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020062 /* Set SD1 to the 97.5MHz */
63 writel(SD_97500KHZ, SD1CKCR);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090064
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090065 return 0;
66}
67
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020068#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
69
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090070int board_init(void)
71{
72 /* adress of boot parameters */
Nobuhiro Iwamatsu47726842014-11-10 13:58:50 +090073 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090074
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020075 /* Force ethernet PHY out of reset */
76 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
77 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090078 mdelay(20);
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020079 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090080 udelay(1);
81
82 return 0;
83}
84
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090085int dram_init(void)
86{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +053087 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutbb6d2ff2018-04-23 20:24:16 +020088 return -EINVAL;
89
90 return 0;
91}
92
93int dram_init_banksize(void)
94{
95 fdtdec_setup_memory_banksize();
96
97 return 0;
98}
99
100/* KSZ8041RNLI */
101#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100102#define PHY_LED_MODE 0xC000
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200103#define PHY_LED_MODE_ACK 0x4000
104int board_phy_config(struct phy_device *phydev)
105{
106 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
107 ret &= ~PHY_LED_MODE;
108 ret |= PHY_LED_MODE_ACK;
109 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900110
111 return 0;
112}
113
Harald Seiler35b65dd2020-12-15 16:47:52 +0100114void reset_cpu(void)
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900115{
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200116 struct udevice *dev;
Marek Vasut0c78ec62019-03-30 08:24:19 +0100117 const u8 pmic_bus = 7;
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200118 const u8 pmic_addr = 0x58;
119 u8 data;
120 int ret;
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900121
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200122 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
123 if (ret)
124 hang();
125
126 ret = dm_i2c_read(dev, 0x13, &data, 1);
127 if (ret)
128 hang();
129
130 data |= BIT(1);
131
132 ret = dm_i2c_write(dev, 0x13, &data, 1);
133 if (ret)
134 hang();
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900135}
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +0900136
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200137enum env_location env_get_location(enum env_operation op, int prio)
138{
139 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu9e116f62014-12-09 16:20:04 +0900140
Marek Vasutbb6d2ff2018-04-23 20:24:16 +0200141 /* Block environment access if loaded using JTAG */
142 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
143 (op != ENVOP_INIT))
144 return ENVL_UNKNOWN;
145
146 if (prio)
147 return ENVL_UNKNOWN;
148
149 return ENVL_SPI_FLASH;
150}