blob: 89bbeb7784464f2d7bc59b05958418f60816c558 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080021#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080022
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023/* support deep sleep */
York Sune5d5f5a2016-11-18 13:01:34 -080024#ifdef CONFIG_ARCH_T1024
Shengzhou Liu48c6f322014-11-24 17:11:56 +080025#define CONFIG_DEEP_SLEEP
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080026#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080027
28#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu48c6f322014-11-24 17:11:56 +080029#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080030#define CONFIG_SPL_PAD_TO 0x40000
31#define CONFIG_SPL_MAX_SIZE 0x28000
32#define RESET_VECTOR_OFFSET 0x27FFC
33#define BOOT_PAGE_OFFSET 0x27000
34#ifdef CONFIG_SPL_BUILD
35#define CONFIG_SPL_SKIP_RELOCATE
36#define CONFIG_SPL_COMMON_INIT_DDR
37#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080038#endif
39
Miquel Raynal88718be2019-10-03 19:50:03 +020040#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +080041#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080042#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
43#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080044#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080045#endif
46
47#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080048#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080049#define CONFIG_SPL_SPI_FLASH_MINIMAL
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080051#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
52#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080053#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080054#ifndef CONFIG_SPL_BUILD
55#define CONFIG_SYS_MPC85XX_NO_RESETVEC
56#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080057#endif
58
59#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080060#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080061#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080062#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
63#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080064#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080065#ifndef CONFIG_SPL_BUILD
66#define CONFIG_SYS_MPC85XX_NO_RESETVEC
67#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080068#endif
69
70#endif /* CONFIG_RAMBOOT_PBL */
71
Shengzhou Liu48c6f322014-11-24 17:11:56 +080072#ifndef CONFIG_RESET_VECTOR_ADDRESS
73#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
74#endif
75
Shengzhou Liu48c6f322014-11-24 17:11:56 +080076/* PCIe Boot - Master */
77#define CONFIG_SRIO_PCIE_BOOT_MASTER
78/*
79 * for slave u-boot IMAGE instored in master memory space,
80 * PHYS must be aligned based on the SIZE
81 */
82#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
83#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
84#ifdef CONFIG_PHYS_64BIT
85#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
86#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
87#else
88#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
89#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
90#endif
91/*
92 * for slave UCODE and ENV instored in master memory space,
93 * PHYS must be aligned based on the SIZE
94 */
95#ifdef CONFIG_PHYS_64BIT
96#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
97#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
98#else
99#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
100#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
101#endif
102#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
103/* slave core release by master*/
104#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
105#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
106
107/* PCIe Boot - Slave */
108#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
109#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
110#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
111 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
112/* Set 1M boot space for PCIe boot */
113#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
114#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
115 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
116#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800117#endif
118
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800119#ifndef __ASSEMBLY__
120unsigned long get_board_sys_clk(void);
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800121#endif
122
123#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800124
125/*
126 * These can be toggled for performance analysis, otherwise use default.
127 */
128#define CONFIG_SYS_CACHE_STASHING
129#define CONFIG_BACKSIDE_L2_CACHE
130#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
131#define CONFIG_BTB /* toggle branch predition */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800132#ifdef CONFIG_DDR_ECC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800133#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
134#endif
135
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800136/*
137 * Config the L3 Cache as L3 SRAM
138 */
139#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
140#define CONFIG_SYS_L3_SIZE (256 << 10)
141#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -0500142#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800143#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
144#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
145#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800146
147#ifdef CONFIG_PHYS_64BIT
148#define CONFIG_SYS_DCSRBAR 0xf0000000
149#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
150#endif
151
152/* EEPROM */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800153#define CONFIG_SYS_I2C_EEPROM_NXID
154#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800155
156/*
157 * DDR Setup
158 */
159#define CONFIG_VERY_BIG_RAM
160#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
161#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
162#define CONFIG_DIMM_SLOTS_PER_CTLR 1
163#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sun960286b2016-12-28 08:43:34 -0800164#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800165#define CONFIG_SYS_SPD_BUS_NUM 0
166#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800167#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800168#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800169#define CONFIG_SYS_DDR_RAW_TIMING
170#define CONFIG_SYS_SDRAM_SIZE 2048
171#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800172
173/*
174 * IFC Definitions
175 */
176#define CONFIG_SYS_FLASH_BASE 0xe8000000
177#ifdef CONFIG_PHYS_64BIT
178#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
179#else
180#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
181#endif
182
183#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
184#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
185 CSPR_PORT_SIZE_16 | \
186 CSPR_MSEL_NOR | \
187 CSPR_V)
188#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
189
190/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800191#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800192#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800193#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800194#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800195 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
196#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800197#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
198 FTIM0_NOR_TEADC(0x5) | \
199 FTIM0_NOR_TEAHC(0x5))
200#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
201 FTIM1_NOR_TRAD_NOR(0x1A) |\
202 FTIM1_NOR_TSEQRAD_NOR(0x13))
203#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
204 FTIM2_NOR_TCH(0x4) | \
205 FTIM2_NOR_TWPH(0x0E) | \
206 FTIM2_NOR_TWP(0x1c))
207#define CONFIG_SYS_NOR_FTIM3 0x0
208
209#define CONFIG_SYS_FLASH_QUIET_TEST
210#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
211
212#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
213#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
214#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
215#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
216
217#define CONFIG_SYS_FLASH_EMPTY_INFO
218#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
219
York Sun960286b2016-12-28 08:43:34 -0800220#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800221/* CPLD on IFC */
222#define CONFIG_SYS_CPLD_BASE 0xffdf0000
223#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
224#define CONFIG_SYS_CSPR2_EXT (0xf)
225#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
226 | CSPR_PORT_SIZE_8 \
227 | CSPR_MSEL_GPCM \
228 | CSPR_V)
229#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
230#define CONFIG_SYS_CSOR2 0x0
231
232/* CPLD Timing parameters for IFC CS2 */
233#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
234 FTIM0_GPCM_TEADC(0x0e) | \
235 FTIM0_GPCM_TEAHC(0x0e))
236#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
237 FTIM1_GPCM_TRAD(0x1f))
238#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
239 FTIM2_GPCM_TCH(0x8) | \
240 FTIM2_GPCM_TWP(0x1f))
241#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800242#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800243
244/* NAND Flash on IFC */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800245#define CONFIG_SYS_NAND_BASE 0xff800000
246#ifdef CONFIG_PHYS_64BIT
247#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
248#else
249#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
250#endif
251#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
252#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
253 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
254 | CSPR_MSEL_NAND /* MSEL = NAND */ \
255 | CSPR_V)
256#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
257
York Sun960286b2016-12-28 08:43:34 -0800258#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800259#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
260 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
261 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
262 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
263 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
264 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
265 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
York Sun90824052016-12-28 08:43:33 -0800266#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530267#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
268 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
269 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800270 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
271 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
272 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
273 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800274#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800275
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800276/* ONFI NAND Flash mode0 Timing Params */
277#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
278 FTIM0_NAND_TWP(0x18) | \
279 FTIM0_NAND_TWCHT(0x07) | \
280 FTIM0_NAND_TWH(0x0a))
281#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
282 FTIM1_NAND_TWBE(0x39) | \
283 FTIM1_NAND_TRR(0x0e) | \
284 FTIM1_NAND_TRP(0x18))
285#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
286 FTIM2_NAND_TREH(0x0a) | \
287 FTIM2_NAND_TWHRE(0x1e))
288#define CONFIG_SYS_NAND_FTIM3 0x0
289
290#define CONFIG_SYS_NAND_DDR_LAW 11
291#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
292#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800293
Miquel Raynal88718be2019-10-03 19:50:03 +0200294#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800295#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
296#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
297#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
298#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
299#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
300#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
301#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
302#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
303#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
304#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
305#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
306#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
307#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
308#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
309#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
310#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
311#else
312#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
313#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
314#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
315#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
316#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
317#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
318#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
319#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
320#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
321#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
322#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
323#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
324#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
325#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
326#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
327#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
328#endif
329
330#ifdef CONFIG_SPL_BUILD
331#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
332#else
333#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
334#endif
335
336#if defined(CONFIG_RAMBOOT_PBL)
337#define CONFIG_SYS_RAMBOOT
338#endif
339
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800340#define CONFIG_HWCONFIG
341
342/* define to use L1 as initial stack */
343#define CONFIG_L1_INIT_RAM
344#define CONFIG_SYS_INIT_RAM_LOCK
345#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
346#ifdef CONFIG_PHYS_64BIT
347#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700348#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800349/* The assembler doesn't like typecast */
350#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
351 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
352 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
353#else
York Sunb3142e22015-08-17 13:31:51 -0700354#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800355#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
356#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
357#endif
358#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
359
360#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
361 GENERATED_GBL_DATA_SIZE)
362#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
363
364#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800365
366/* Serial Port */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800367#define CONFIG_SYS_NS16550_SERIAL
368#define CONFIG_SYS_NS16550_REG_SIZE 1
369#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
370
371#define CONFIG_SYS_BAUDRATE_TABLE \
372 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
373
374#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
375#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
376#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
377#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800378
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800379/* Video */
380#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
381#ifdef CONFIG_FSL_DIU_FB
382#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800383#define CONFIG_VIDEO_LOGO
384#define CONFIG_VIDEO_BMP_LOGO
385#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
386/*
387 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
388 * disable empty flash sector detection, which is I/O-intensive.
389 */
390#undef CONFIG_SYS_FLASH_EMPTY_INFO
391#endif
392
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800393/* I2C */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800394
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800395#define I2C_PCA6408_BUS_NUM 1
396#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800397
398/* I2C bus multiplexer */
399#define I2C_MUX_CH_DEFAULT 0x8
400
401/*
402 * RTC configuration
403 */
404#define RTC
405#define CONFIG_RTC_DS1337 1
406#define CONFIG_SYS_I2C_RTC_ADDR 0x68
407
408/*
409 * eSPI - Enhanced SPI
410 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800411
412/*
413 * General PCIe
414 * Memory space is mapped 1-1, but I/O space must start from 0.
415 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400416#define CONFIG_PCIE1 /* PCIE controller 1 */
417#define CONFIG_PCIE2 /* PCIE controller 2 */
418#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800419#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800420
421#ifdef CONFIG_PCI
422/* controller 1, direct to uli, tgtid 3, Base address 20000 */
423#ifdef CONFIG_PCIE1
424#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800425#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800426#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800427#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800428#endif
429
430/* controller 2, Slot 2, tgtid 2, Base address 201000 */
431#ifdef CONFIG_PCIE2
432#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800433#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800434#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800435#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800436#endif
437
438/* controller 3, Slot 1, tgtid 1, Base address 202000 */
439#ifdef CONFIG_PCIE3
440#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800441#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800442#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800443#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800444#endif
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000445
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800446#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800447#endif /* CONFIG_PCI */
448
449/*
450 * USB
451 */
452#define CONFIG_HAS_FSL_DR_USB
453
454#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800455#define CONFIG_USB_EHCI_FSL
456#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800457#endif
458
459/*
460 * SDHC
461 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800462#ifdef CONFIG_MMC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800463#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800464#endif
465
466/* Qman/Bman */
467#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500468#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800469#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
470#ifdef CONFIG_PHYS_64BIT
471#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
472#else
473#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
474#endif
475#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500476#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
477#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
478#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
479#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
480#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
481 CONFIG_SYS_BMAN_CENA_SIZE)
482#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
483#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500484#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800485#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
486#ifdef CONFIG_PHYS_64BIT
487#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
488#else
489#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
490#endif
491#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500492#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
493#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
494#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
495#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
496#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
497 CONFIG_SYS_QMAN_CENA_SIZE)
498#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
499#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800500
501#define CONFIG_SYS_DPAA_FMAN
502
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800503#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
504#endif /* CONFIG_NOBQFMAN */
505
506#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800507#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800508#define RGMII_PHY1_ADDR 0x2
509#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800510#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800511#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800512#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800513#define RGMII_PHY1_ADDR 0x1
514#define SGMII_RTK_PHY_ADDR 0x3
515#define SGMII_AQR_PHY_ADDR 0x2
516#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800517#endif
518
519#ifdef CONFIG_FMAN_ENET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800520#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800521#endif
522
523/*
524 * Dynamic MTD Partition support with mtdparts
525 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800526
527/*
528 * Environment
529 */
530#define CONFIG_LOADS_ECHO /* echo on for serial download */
531#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
532
533/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800534 * Miscellaneous configurable options
535 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800536
537/*
538 * For booting Linux, the board info and command line data
539 * have to be in the first 64 MB of memory, since this is
540 * the maximum mapped by the Linux kernel during initialization.
541 */
542#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
543#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
544
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800545/*
546 * Environment Configuration
547 */
548#define CONFIG_ROOTPATH "/opt/nfsroot"
549#define CONFIG_BOOTFILE "uImage"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800550#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800551#define __USB_PHY_TYPE utmi
552
York Sune5d5f5a2016-11-18 13:01:34 -0800553#ifdef CONFIG_ARCH_T1024
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800554#define CONFIG_BOARDNAME t1024rdb
555#define BANK_INTLV cs0_cs1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800556#else
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800557#define CONFIG_BOARDNAME t1023rdb
558#define BANK_INTLV null
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800559#endif
560
561#define CONFIG_EXTRA_ENV_SETTINGS \
562 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800563 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800564 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
565 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
566 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
567 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
568 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
569 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
570 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
571 "netdev=eth0\0" \
572 "tftpflash=tftpboot $loadaddr $uboot && " \
573 "protect off $ubootaddr +$filesize && " \
574 "erase $ubootaddr +$filesize && " \
575 "cp.b $loadaddr $ubootaddr $filesize && " \
576 "protect on $ubootaddr +$filesize && " \
577 "cmp.b $loadaddr $ubootaddr $filesize\0" \
578 "consoledev=ttyS0\0" \
579 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500580 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800581 "bdev=sda3\0"
582
Tom Rini7ae1b082021-08-19 14:29:00 -0400583#define LINUXBOOTCOMMAND \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800584 "setenv bootargs root=/dev/ram rw " \
585 "console=$consoledev,$baudrate $othbootargs;" \
586 "setenv ramdiskaddr 0x02000000;" \
587 "setenv fdtaddr 0x00c00000;" \
588 "setenv loadaddr 0x1000000;" \
589 "bootm $loadaddr $ramdiskaddr $fdtaddr"
590
Tom Rini7ae1b082021-08-19 14:29:00 -0400591#define NFSBOOTCOMMAND \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800592 "setenv bootargs root=/dev/nfs rw " \
593 "nfsroot=$serverip:$rootpath " \
594 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
595 "console=$consoledev,$baudrate $othbootargs;" \
596 "tftp $loadaddr $bootfile;" \
597 "tftp $fdtaddr $fdtfile;" \
598 "bootm $loadaddr - $fdtaddr"
599
Tom Rini7ae1b082021-08-19 14:29:00 -0400600#define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800601
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800602#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530603
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800604#endif /* __T1024RDB_H */