blob: bc3c45b754780de7e073a8ed1b3543e3fcc039ee [file] [log] [blame]
Dirk Behmef904cdb2009-01-27 18:19:12 +01001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * Configuration settings for the TI OMAP3530 Beagle board.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
Dirk Behmef904cdb2009-01-27 18:19:12 +010030
31/*
32 * High Level Configuration Options
33 */
Steve Sakomanf56348a2010-06-17 21:50:01 -070034#define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
Dirk Behmef904cdb2009-01-27 18:19:12 +010035#define CONFIG_OMAP 1 /* in a TI OMAP core */
36#define CONFIG_OMAP34XX 1 /* which is a 34XX */
37#define CONFIG_OMAP3430 1 /* which is in a 3430 */
38#define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
39
Vaibhav Hiremathcae377b2010-06-07 15:20:34 -040040#define CONFIG_SDRC /* The chip has SDRC controller */
41
Dirk Behmef904cdb2009-01-27 18:19:12 +010042#include <asm/arch/cpu.h> /* get chip and board defs */
43#include <asm/arch/omap3.h>
44
Sanjeev Premi6a6b62e2009-04-27 21:27:27 +053045/*
46 * Display CPU and Board information
47 */
48#define CONFIG_DISPLAY_CPUINFO 1
49#define CONFIG_DISPLAY_BOARDINFO 1
50
Dirk Behmef904cdb2009-01-27 18:19:12 +010051/* Clock Defines */
52#define V_OSCK 26000000 /* Clock output from T2 */
53#define V_SCLK (V_OSCK >> 1)
54
55#undef CONFIG_USE_IRQ /* no support for IRQs */
56#define CONFIG_MISC_INIT_R
57
John Rigbyb4855562010-10-13 13:57:37 -060058#define CONFIG_OF_LIBFDT 1
John Rigbyb4855562010-10-13 13:57:37 -060059
Dirk Behmef904cdb2009-01-27 18:19:12 +010060#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
61#define CONFIG_SETUP_MEMORY_TAGS 1
62#define CONFIG_INITRD_TAG 1
63#define CONFIG_REVISION_TAG 1
64
65/*
66 * Size of malloc() pool
67 */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -040068#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Dirk Behmef904cdb2009-01-27 18:19:12 +010069 /* Sector */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -040070#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Dirk Behmef904cdb2009-01-27 18:19:12 +010071 /* initial data */
72
73/*
74 * Hardware drivers
75 */
76
77/*
78 * NS16550 Configuration
79 */
80#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
81
82#define CONFIG_SYS_NS16550
83#define CONFIG_SYS_NS16550_SERIAL
84#define CONFIG_SYS_NS16550_REG_SIZE (-4)
85#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
86
87/*
88 * select serial console configuration
89 */
90#define CONFIG_CONS_INDEX 3
91#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
92#define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
93
94/* allow to overwrite serial and ethaddr */
95#define CONFIG_ENV_OVERWRITE
96#define CONFIG_BAUDRATE 115200
97#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
98 115200}
Steve Sakoman0cd31142010-09-19 21:19:48 -070099#define CONFIG_GENERIC_MMC 1
Dirk Behmef904cdb2009-01-27 18:19:12 +0100100#define CONFIG_MMC 1
Steve Sakoman0cd31142010-09-19 21:19:48 -0700101#define CONFIG_OMAP_HSMMC 1
Dirk Behmef904cdb2009-01-27 18:19:12 +0100102#define CONFIG_DOS_PARTITION 1
103
Jason Kridner70d8c942011-04-18 17:23:35 -0400104/* Status LED */
105#define CONFIG_STATUS_LED 1
106#define CONFIG_BOARD_SPECIFIC_LED 1
107#define STATUS_LED_BIT 0x01
108#define STATUS_LED_STATE STATUS_LED_ON
109#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
110#define STATUS_LED_BIT1 0x02
111#define STATUS_LED_STATE1 STATUS_LED_ON
112#define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
113#define STATUS_LED_BOOT STATUS_LED_BIT
114#define STATUS_LED_GREEN STATUS_LED_BIT1
115
Nishanth Menon30563a02009-11-07 10:51:24 -0500116/* DDR - I use Micron DDR */
117#define CONFIG_OMAP3_MICRON_DDR 1
118
Tom Rix25374bf2009-10-31 12:37:43 -0500119/* USB */
120#define CONFIG_MUSB_UDC 1
121#define CONFIG_USB_OMAP3 1
122#define CONFIG_TWL4030_USB 1
123
124/* USB device configuration */
125#define CONFIG_USB_DEVICE 1
126#define CONFIG_USB_TTY 1
127#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
Tom Rix25374bf2009-10-31 12:37:43 -0500128
Alexander Hollerd90859a2011-04-19 09:30:35 -0400129/* USB EHCI */
130#define CONFIG_CMD_USB
131#define CONFIG_USB_EHCI
132#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
133
Dirk Behmef904cdb2009-01-27 18:19:12 +0100134/* commands to include */
135#include <config_cmd_default.h>
136
Heiko Schocher95c6f6d2010-09-17 13:10:31 +0200137#define CONFIG_CMD_CACHE
Dirk Behmef904cdb2009-01-27 18:19:12 +0100138#define CONFIG_CMD_EXT2 /* EXT2 Support */
139#define CONFIG_CMD_FAT /* FAT support */
140#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
Nishanth Menon917cfc72009-03-25 22:13:56 +0100141#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
Stefan Roese942556a2009-05-12 14:32:58 +0200142#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Nishanth Menon917cfc72009-03-25 22:13:56 +0100143#define MTDIDS_DEFAULT "nand0=nand"
144#define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
145 "1920k(u-boot),128k(u-boot-env),"\
146 "4m(kernel),-(fs)"
Dirk Behmef904cdb2009-01-27 18:19:12 +0100147
148#define CONFIG_CMD_I2C /* I2C serial bus support */
149#define CONFIG_CMD_MMC /* MMC support */
Alexander Hollerd90859a2011-04-19 09:30:35 -0400150#define CONFIG_USB_STORAGE /* USB storage support */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100151#define CONFIG_CMD_NAND /* NAND support */
Jason Kridner70d8c942011-04-18 17:23:35 -0400152#define CONFIG_CMD_LED /* LED support */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100153
154#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
155#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
156#undef CONFIG_CMD_IMI /* iminfo */
157#undef CONFIG_CMD_IMLS /* List all found images */
158#undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
159#undef CONFIG_CMD_NFS /* NFS support */
160
161#define CONFIG_SYS_NO_FLASH
Tom Rix0297ec72009-09-29 10:19:49 -0400162#define CONFIG_HARD_I2C 1
Dirk Behmef904cdb2009-01-27 18:19:12 +0100163#define CONFIG_SYS_I2C_SPEED 100000
164#define CONFIG_SYS_I2C_SLAVE 1
165#define CONFIG_SYS_I2C_BUS 0
166#define CONFIG_SYS_I2C_BUS_SELECT 1
Koen Kooica5f80a2010-09-20 10:21:33 -0700167#define CONFIG_I2C_MULTI_BUS 1
Dirk Behmef904cdb2009-01-27 18:19:12 +0100168#define CONFIG_DRIVER_OMAP34XX_I2C 1
169
170/*
Tom Rix2c155132009-06-28 12:52:30 -0500171 * TWL4030
172 */
173#define CONFIG_TWL4030_POWER 1
174#define CONFIG_TWL4030_LED 1
175
176/*
Dirk Behmef904cdb2009-01-27 18:19:12 +0100177 * Board NAND Info.
178 */
Steve Sakoman60c23172010-08-19 20:52:35 -0700179#define CONFIG_SYS_NAND_QUIET_TEST 1
Dirk Behmef904cdb2009-01-27 18:19:12 +0100180#define CONFIG_NAND_OMAP_GPMC
181#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
182 /* to access nand */
183#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
184 /* to access nand at */
185 /* CS0 */
186#define GPMC_NAND_ECC_LP_x16_LAYOUT 1
187
188#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
189 /* devices */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100190#define CONFIG_JFFS2_NAND
191/* nand device jffs2 lives on */
192#define CONFIG_JFFS2_DEV "nand0"
193/* start of jffs2 partition */
194#define CONFIG_JFFS2_PART_OFFSET 0x680000
195#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
196 /* partition */
197
198/* Environment information */
199#define CONFIG_BOOTDELAY 10
200
201#define CONFIG_EXTRA_ENV_SETTINGS \
202 "loadaddr=0x82000000\0" \
Tom Rix25374bf2009-10-31 12:37:43 -0500203 "usbtty=cdc_acm\0" \
Dirk Behmef904cdb2009-01-27 18:19:12 +0100204 "console=ttyS2,115200n8\0" \
Koen Kooif6e593b2011-04-18 17:28:32 -0400205 "mpurate=auto\0" \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400206 "vram=12M\0" \
207 "dvimode=1024x768MR-16@60\0" \
208 "defaultdisplay=dvi\0" \
Steve Sakoman0cd31142010-09-19 21:19:48 -0700209 "mmcdev=0\0" \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400210 "mmcroot=/dev/mmcblk0p2 rw\0" \
211 "mmcrootfstype=ext3 rootwait\0" \
212 "nandroot=/dev/mtdblock4 rw\0" \
213 "nandrootfstype=jffs2\0" \
Dirk Behmef904cdb2009-01-27 18:19:12 +0100214 "mmcargs=setenv bootargs console=${console} " \
Steve Sakoman5af32462010-02-03 14:39:14 -0800215 "mpurate=${mpurate} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400216 "vram=${vram} " \
217 "omapfb.mode=dvi:${dvimode} " \
218 "omapfb.debug=y " \
219 "omapdss.def_disp=${defaultdisplay} " \
220 "root=${mmcroot} " \
221 "rootfstype=${mmcrootfstype}\0" \
Dirk Behmef904cdb2009-01-27 18:19:12 +0100222 "nandargs=setenv bootargs console=${console} " \
Steve Sakoman5af32462010-02-03 14:39:14 -0800223 "mpurate=${mpurate} " \
Steve Sakoman13d2cb92009-10-10 14:29:37 -0400224 "vram=${vram} " \
225 "omapfb.mode=dvi:${dvimode} " \
226 "omapfb.debug=y " \
227 "omapdss.def_disp=${defaultdisplay} " \
228 "root=${nandroot} " \
229 "rootfstype=${nandrootfstype}\0" \
Alexander Hollercf073e42011-04-18 17:25:13 -0400230 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \
231 "importbootenv=echo Importing environment from mmc ...; " \
232 "env import -t $loadaddr $filesize\0" \
Steve Sakoman0cd31142010-09-19 21:19:48 -0700233 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Dirk Behmef904cdb2009-01-27 18:19:12 +0100234 "mmcboot=echo Booting from mmc ...; " \
235 "run mmcargs; " \
236 "bootm ${loadaddr}\0" \
237 "nandboot=echo Booting from nand ...; " \
238 "run nandargs; " \
239 "nand read ${loadaddr} 280000 400000; " \
240 "bootm ${loadaddr}\0" \
241
242#define CONFIG_BOOTCOMMAND \
Steve Sakoman0cd31142010-09-19 21:19:48 -0700243 "if mmc rescan ${mmcdev}; then " \
Alexander Hollercf073e42011-04-18 17:25:13 -0400244 "echo SD/MMC found on device ${mmcdev};" \
245 "if run loadbootenv; then " \
246 "run importbootenv;" \
247 "fi;" \
248 "if test -n $uenvcmd; then " \
249 "echo Running uenvcmd ...;" \
250 "run uenvcmd;" \
251 "fi;" \
252 "if run loaduimage; then " \
253 "run mmcboot;" \
254 "fi;" \
255 "fi;" \
256 "run nandboot;" \
Dirk Behmef904cdb2009-01-27 18:19:12 +0100257
258#define CONFIG_AUTO_COMPLETE 1
259/*
260 * Miscellaneous configurable options
261 */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100262#define CONFIG_SYS_LONGHELP /* undef to save memory */
263#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
264#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Robert P. J. Day1270ec12009-12-12 12:10:33 -0500265#define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # "
Dirk Behmef904cdb2009-01-27 18:19:12 +0100266#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
267/* Print Buffer Size */
268#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
269 sizeof(CONFIG_SYS_PROMPT) + 16)
270#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
271/* Boot Argument Buffer Size */
272#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
273
274#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
275 /* works on */
276#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
277 0x01F00000) /* 31MB */
278
Dirk Behmef904cdb2009-01-27 18:19:12 +0100279#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
280 /* load address */
281
282/*
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200283 * OMAP3 has 12 GP timers, they can be driven by the system clock
284 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
285 * This rate is divided by a local divisor.
Dirk Behmef904cdb2009-01-27 18:19:12 +0100286 */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100287#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
Manikandan Pillaid3a513c2009-04-21 17:29:05 +0200288#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
289#define CONFIG_SYS_HZ 1000
Dirk Behmef904cdb2009-01-27 18:19:12 +0100290
291/*-----------------------------------------------------------------------
292 * Stack sizes
293 *
294 * The stack sizes are set up in start.S using the settings below
295 */
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400296#define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100297#ifdef CONFIG_USE_IRQ
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400298#define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
299#define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100300#endif
301
302/*-----------------------------------------------------------------------
303 * Physical Memory Map
304 */
305#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
306#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400307#define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100308#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
309
310/* SDRAM Bank Allocation method */
311#define SDRC_R_B_C 1
312
313/*-----------------------------------------------------------------------
314 * FLASH and environment organization
315 */
316
317/* **** PISMO SUPPORT *** */
318
319/* Configure the PISMO */
320#define PISMO1_NAND_SIZE GPMC_SIZE_128M
321#define PISMO1_ONEN_SIZE GPMC_SIZE_128M
322
Sandeep Paulraj9c44ddc2009-09-09 11:50:40 -0400323#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Dirk Behmef904cdb2009-01-27 18:19:12 +0100324
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400325#if defined(CONFIG_CMD_NAND)
326#define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
327#endif
Dirk Behmef904cdb2009-01-27 18:19:12 +0100328
329/* Monitor at start of flash */
330#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
331#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
332
333#define CONFIG_ENV_IS_IN_NAND 1
334#define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
335#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
336
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400337#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
338#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Dirk Behmef904cdb2009-01-27 18:19:12 +0100339#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
340
Heiko Schocher561142a2010-09-17 13:10:41 +0200341#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Steve Sakoman31bfcf12010-10-27 05:04:30 -0700342#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
343#define CONFIG_SYS_INIT_RAM_SIZE 0x800
344#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
345 CONFIG_SYS_INIT_RAM_SIZE - \
346 GENERATED_GBL_DATA_SIZE)
Heiko Schocher561142a2010-09-17 13:10:41 +0200347
Dirk Behme53736ba2010-12-11 11:01:00 -0500348#define CONFIG_OMAP3_SPI
349
Dirk Behmef904cdb2009-01-27 18:19:12 +0100350#endif /* __CONFIG_H */