blob: a4f42cf22dd8cc1b95fc9a93e4a3a6403ad3d525 [file] [log] [blame]
Anton Vorontsovfab6f552008-01-09 20:57:47 +03001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
4 *
5 * Copyright (C) 2007 Logic Product Development, Inc.
6 * Peter Barada <peterb@logicpd.com>
7 *
8 * Copyright (C) 2007 MontaVista Software, Inc.
9 * Anton Vorontsov <avorontsov@ru.mvista.com>
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Anton Vorontsovfab6f552008-01-09 20:57:47 +030020/*
21 * High Level Configuration Options
22 */
23#define CONFIG_E300 1 /* E300 family */
24#define CONFIG_QE 1 /* Has QE */
Peter Tyser0f898602009-05-22 17:23:24 -050025#define CONFIG_MPC83xx 1 /* MPC83xx family */
Anton Vorontsovfab6f552008-01-09 20:57:47 +030026#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
27#define CONFIG_MPC8360ERDK 1 /* MPC8360ERDK board specific */
28
Wolfgang Denk2ae18242010-10-06 09:05:45 +020029#define CONFIG_SYS_TEXT_BASE 0xFF800000
30
Anton Vorontsovfab6f552008-01-09 20:57:47 +030031/*
32 * System Clock Setup
33 */
34#ifdef CONFIG_CLKIN_33MHZ
Anton Vorontsovf700e7d2008-03-24 20:47:05 +030035#define CONFIG_83XX_CLKIN 33333333
36#define CONFIG_SYS_CLK_FREQ 33333333
Wolfgang Denk2ae18242010-10-06 09:05:45 +020037#define CONFIG_PCI_33M 1
Anton Vorontsovfab6f552008-01-09 20:57:47 +030038#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_10X1
39#else
40#define CONFIG_83XX_CLKIN 66000000
41#define CONFIG_SYS_CLK_FREQ 66000000
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042#define CONFIG_PCI_66M 1
Anton Vorontsovfab6f552008-01-09 20:57:47 +030043#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK HRCWL_CSB_TO_CLKIN_5X1
44#endif /* CONFIG_CLKIN_33MHZ */
45
46/*
47 * Hardware Reset Configuration Word
48 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_HRCW_LOW (\
Anton Vorontsovfab6f552008-01-09 20:57:47 +030050 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
51 HRCWL_DDR_TO_SCB_CLK_1X1 |\
52 HRCWL_CSB_TO_CLKIN_MPC8360ERDK |\
53 HRCWL_CORE_TO_CSB_2X1 |\
54 HRCWL_CE_TO_PLL_1X15)
55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_HRCW_HIGH (\
Anton Vorontsovfab6f552008-01-09 20:57:47 +030057 HRCWH_PCI_HOST |\
58 HRCWH_PCI1_ARBITER_ENABLE |\
59 HRCWH_PCICKDRV_ENABLE |\
60 HRCWH_CORE_ENABLE |\
61 HRCWH_FROM_0X00000100 |\
62 HRCWH_BOOTSEQ_DISABLE |\
63 HRCWH_SW_WATCHDOG_DISABLE |\
64 HRCWH_ROM_LOC_LOCAL_16BIT |\
65 HRCWH_SECONDARY_DDR_DISABLE |\
66 HRCWH_BIG_ENDIAN |\
67 HRCWH_LALE_EARLY)
68
69/*
70 * System IO Config
71 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_SICRH 0x00000000
73#define CONFIG_SYS_SICRL 0x40000000
Anton Vorontsovfab6f552008-01-09 20:57:47 +030074
75#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
76#define CONFIG_BOARD_EARLY_INIT_R
77
78/*
79 * IMMR new address
80 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_IMMR 0xE0000000
Anton Vorontsovfab6f552008-01-09 20:57:47 +030082
83/*
84 * DDR Setup
85 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
87#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
88#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
89#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Anton Vorontsovfab6f552008-01-09 20:57:47 +030090 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
91
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_83XX_DDR_USES_CS0
Anton Vorontsovfab6f552008-01-09 20:57:47 +030093
Anton Vorontsovd892b2d2008-03-24 20:46:57 +030094#define CONFIG_DDR_ECC /* support DDR ECC function */
95#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
Anton Vorontsovfab6f552008-01-09 20:57:47 +030096
97/*
98 * DDRCDR - DDR Control Driver Register
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300101
102#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup */
103
104/*
105 * Manually set up DDR parameters
106 */
107#define CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_SIZE 256 /* MB */
109#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
110#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | \
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300111 CSCONFIG_COL_BIT_10 | CSCONFIG_ODT_WR_ACS)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | SDRAM_CFG_ECC_EN)
113#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000
114#define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
115#define CONFIG_SYS_DDR_INTERVAL ((256 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300116 (1115 << SDRAM_INTERVAL_REFINT_SHIFT))
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_DDR_MODE 0x47800432
118#define CONFIG_SYS_DDR_MODE2 0x8000c000
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300121 (9 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
122 (3 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
123 (3 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
124 (0 << TIMING_CFG0_WWT_SHIFT) | \
125 (0 << TIMING_CFG0_RRT_SHIFT) | \
126 (0 << TIMING_CFG0_WRT_SHIFT) | \
127 (0 << TIMING_CFG0_RWT_SHIFT))
128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_DDR_TIMING_1 (( TIMING_CFG1_CASLAT_30) | \
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300130 ( 2 << TIMING_CFG1_WRTORD_SHIFT) | \
131 ( 2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
132 ( 3 << TIMING_CFG1_WRREC_SHIFT) | \
133 (10 << TIMING_CFG1_REFREC_SHIFT) | \
134 ( 3 << TIMING_CFG1_ACTTORW_SHIFT) | \
135 ( 8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
136 ( 3 << TIMING_CFG1_PRETOACT_SHIFT))
137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDR_TIMING_2 ((9 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
Anton Vorontsovd892b2d2008-03-24 20:46:57 +0300139 (4 << TIMING_CFG2_CKE_PLS_SHIFT) | \
140 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
141 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
142 (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
143 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
144 (0 << TIMING_CFG2_CPO_SHIFT))
145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300147
148/*
149 * Memory test
150 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
152#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
153#define CONFIG_SYS_MEMTEST_END 0x00100000
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300154
155/*
156 * The reserved memory
157 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200158#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* FLASH base address */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
162#define CONFIG_SYS_RAMBOOT
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300163#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#undef CONFIG_SYS_RAMBOOT
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300165#endif
166
Anatolij Gustschin8e150882009-04-23 21:29:34 +0200167#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300169
170/*
171 * Initial RAM Base Address Setup
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_INIT_RAM_LOCK 1
174#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200175#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200176#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300177
178/*
179 * Local Bus Configuration & Clock Setup
180 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500181#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
182#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_LBC_LBCR 0x00000000
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300184
185/*
186 * FLASH on the Local Bus
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200189#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
191#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use intel Flash protection. */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
194#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300197 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
198 BR_V) /* valid */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
Anton Vorontsovf9023af2008-05-29 18:14:56 +0400200 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300201 OR_GPCM_XACS | OR_GPCM_SCY_15 | \
202 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
205#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#undef CONFIG_SYS_FLASH_CHECKSUM
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300208
209/*
210 * NAND flash on the local bus
211 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_NAND_BASE 0x60000000
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300213#define CONFIG_CMD_NAND 1
214#define CONFIG_NAND_FSL_UPM 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300216#define CONFIG_MTD_NAND_VERIFY_WRITE
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
219#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000001b /* Access window size 4K */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300220
221/* Port size 8 bit, UPMA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE | 0x00000881)
223#define CONFIG_SYS_OR1_PRELIM 0xfc000001
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300224
225/*
226 * Fujitsu MB86277 (MINT) graphics controller
227 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_VIDEO_BASE 0x70000000
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VIDEO_BASE
231#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* Access window size 64MB */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300232
233/* Port size 32 bit, UPMB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VIDEO_BASE | 0x000018a1) /* PS=11, UPMB */
235#define CONFIG_SYS_OR2_PRELIM 0xfc000001 /* (64MB, EAD=1) */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300236
237/*
238 * Serial Port
239 */
240#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_NS16550
242#define CONFIG_SYS_NS16550_SERIAL
243#define CONFIG_SYS_NS16550_REG_SIZE 1
244#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_BAUDRATE_TABLE \
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300247 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200,}
248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
250#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300251
252#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500253#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300254/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_HUSH_PARSER
256#ifdef CONFIG_SYS_HUSH_PARSER
257#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300258#endif
259
260/* Pass open firmware flat tree */
261#define CONFIG_OF_LIBFDT 1
262#define CONFIG_OF_BOARD_SETUP 1
Anton Vorontsov3a0cfdd2008-03-24 20:47:02 +0300263#define CONFIG_OF_STDOUT_VIA_ALIAS
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300264
265/* I2C */
266#define CONFIG_HARD_I2C /* I2C with hardware support */
267#undef CONFIG_SOFT_I2C /* I2C bit-banged */
268#define CONFIG_FSL_I2C
269#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
271#define CONFIG_SYS_I2C_SLAVE 0x7F
272#define CONFIG_SYS_I2C_NOPROBES {{0x52}} /* Don't probe these addrs */
273#define CONFIG_SYS_I2C_OFFSET 0x3000
274#define CONFIG_SYS_I2C2_OFFSET 0x3100
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300275
276/*
277 * General PCI
278 * Addresses are mapped 1-1.
279 */
280#define CONFIG_PCI
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
283#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
284#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
285#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
286#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
287#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
288#define CONFIG_SYS_PCI1_IO_BASE 0xE0300000
289#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
290#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300291
292#ifdef CONFIG_PCI
293
294#define CONFIG_NET_MULTI
295#define CONFIG_PCI_PNP /* do pci plug-and-play */
296
297#undef CONFIG_EEPRO100
298#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300300
301#endif /* CONFIG_PCI */
302
303
304#ifndef CONFIG_NET_MULTI
305#define CONFIG_NET_MULTI 1
306#endif
307
308/*
309 * QE UEC ethernet configuration
310 */
311#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500312#define CONFIG_ETHPRIME "UEC0"
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300313
314#define CONFIG_UEC_ETH1 /* GETH1 */
315
316#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
318#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
319#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
320#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
321#define CONFIG_SYS_UEC1_PHY_ADDR 2
Andy Fleming865ff852011-04-13 00:37:12 -0500322#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_RXID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100323#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300324#endif
325
326#define CONFIG_UEC_ETH2 /* GETH2 */
327
328#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
330#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
331#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
332#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
333#define CONFIG_SYS_UEC2_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500334#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_RXID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100335#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300336#endif
337
338/*
339 * Environment
340 */
341
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200343#define CONFIG_ENV_IS_IN_FLASH 1
Anatolij Gustschin8e150882009-04-23 21:29:34 +0200344#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200345#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
346#define CONFIG_ENV_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#else /* CONFIG_SYS_RAMBOOT */
348#define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200349#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200351#define CONFIG_ENV_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#endif /* CONFIG_SYS_RAMBOOT */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300353
354#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300356
357/*
358 * BOOTP options
359 */
360#define CONFIG_BOOTP_BOOTFILESIZE
361#define CONFIG_BOOTP_BOOTPATH
362#define CONFIG_BOOTP_GATEWAY
363#define CONFIG_BOOTP_HOSTNAME
364
365
366/*
367 * Command line configuration.
368 */
369#include <config_cmd_default.h>
370
371#define CONFIG_CMD_PING
372#define CONFIG_CMD_I2C
373#define CONFIG_CMD_ASKENV
Anton Vorontsov3419eb62008-03-24 20:47:00 +0300374#define CONFIG_CMD_DHCP
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300375
376#if defined(CONFIG_PCI)
377#define CONFIG_CMD_PCI
378#endif
379
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500381#undef CONFIG_CMD_SAVEENV
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300382#undef CONFIG_CMD_LOADS
383#endif
384
385#undef CONFIG_WATCHDOG /* watchdog disabled */
386
387/*
388 * Miscellaneous configurable options
389 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_LONGHELP /* undef to save memory */
391#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
392#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300393
394#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300396#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300398#endif
399
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
401#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
402#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
403#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300404
405/*
406 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700407 * have to be in the first 256 MB of memory, since this is
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300408 * the maximum mapped by the Linux kernel during initialization.
409 */
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700410#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300411
412/*
413 * Core HID Setup
414 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500415#define CONFIG_SYS_HID0_INIT 0x000000000
416#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
417 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_HID2 HID2_HBE
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300419
420/*
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300421 * MMU Setup
422 */
423
Becky Bruce31d82672008-05-08 19:02:12 -0500424#define CONFIG_HIGH_BATS 1 /* High BATs supported */
425
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300426/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
428#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
429#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
430#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300431
432/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_10 | \
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300434 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP)
436#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
437#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300438
439/* NAND: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_IBAT2L (CONFIG_SYS_NAND_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300441 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_IBAT2U (CONFIG_SYS_NAND_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
443#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
444#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300445
446/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
448#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
449#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300450 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200451#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300452
453/* Stack in dcache: cacheable, no memory coherence */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
455#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
456#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
457#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300458
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_IBAT5L (CONFIG_SYS_VIDEO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | \
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300460 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200461#define CONFIG_SYS_IBAT5U (CONFIG_SYS_VIDEO_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
462#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
463#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300464
465#ifdef CONFIG_PCI
466/* PCI MEM space: cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
468#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
469#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
470#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300471/* PCI MMIO space: cache-inhibit and guarded */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200472#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS | BATL_PP_10 | \
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300473 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
475#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
476#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300477#else /* CONFIG_PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200478#define CONFIG_SYS_IBAT6L (0)
479#define CONFIG_SYS_IBAT6U (0)
480#define CONFIG_SYS_IBAT7L (0)
481#define CONFIG_SYS_IBAT7U (0)
482#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
483#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
484#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
485#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300486#endif /* CONFIG_PCI */
487
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300488#if defined(CONFIG_CMD_KGDB)
489#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
490#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
491#endif
492
493/*
494 * Environment Configuration
495 */
496#define CONFIG_ENV_OVERWRITE
497
498#if defined(CONFIG_UEC_ETH)
499#define CONFIG_HAS_ETH0
500#define CONFIG_HAS_ETH1
501#define CONFIG_HAS_ETH2
502#define CONFIG_HAS_ETH3
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300503#endif
504
505#define CONFIG_BAUDRATE 115200
506
507#define CONFIG_LOADADDR a00000
508#define CONFIG_HOSTNAME mpc8360erdk
509#define CONFIG_BOOTFILE uImage
510
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300511#define CONFIG_ROOTPATH /nfsroot/
512
513#define CONFIG_BOOTDELAY 2 /* -1 disables auto-boot */
514#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
515
516#define CONFIG_EXTRA_ENV_SETTINGS \
517 "netdev=eth0\0"\
518 "consoledev=ttyS0\0"\
519 "loadaddr=a00000\0"\
520 "fdtaddr=900000\0"\
Kim Phillipscc861f72009-08-26 21:25:46 -0500521 "fdtfile=mpc836x_rdk.dtb\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300522 "fsfile=fs\0"\
523 "ubootfile=u-boot.bin\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300524 "mtdparts=mtdparts=60000000.nand-flash:4096k(kernel),128k(dtb),-(rootfs)\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300525 "setbootargs=setenv bootargs console=$consoledev,$baudrate "\
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200526 "$mtdparts panic=1\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300527 "adddhcpargs=setenv bootargs $bootargs ip=on\0"\
528 "addnfsargs=setenv bootargs $bootargs ip=$ipaddr:$serverip:"\
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200529 "$gatewayip:$netmask:$hostname:$netdev:off "\
530 "root=/dev/nfs rw nfsroot=$serverip:$rootpath\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300531 "addnandargs=setenv bootargs $bootargs root=/dev/mtdblock3 "\
532 "rootfstype=jffs2 rw\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300533 "tftp_get_uboot=tftp 100000 $ubootfile\0"\
534 "tftp_get_kernel=tftp $loadaddr $bootfile\0"\
535 "tftp_get_dtb=tftp $fdtaddr $fdtfile\0"\
536 "tftp_get_fs=tftp c00000 $fsfile\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300537 "nand_erase_kernel=nand erase 0 400000\0"\
538 "nand_erase_dtb=nand erase 400000 20000\0"\
539 "nand_erase_fs=nand erase 420000 3be0000\0"\
540 "nand_write_kernel=nand write.jffs2 $loadaddr 0 400000\0"\
541 "nand_write_dtb=nand write.jffs2 $fdtaddr 400000 20000\0"\
542 "nand_write_fs=nand write.jffs2 c00000 420000 $filesize\0"\
543 "nand_read_kernel=nand read.jffs2 $loadaddr 0 400000\0"\
544 "nand_read_dtb=nand read.jffs2 $fdtaddr 400000 20000\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300545 "nor_reflash=protect off ff800000 ff87ffff ; erase ff800000 ff87ffff ; "\
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200546 "cp.b 100000 ff800000 $filesize\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300547 "nand_reflash_kernel=run tftp_get_kernel nand_erase_kernel "\
548 "nand_write_kernel\0"\
549 "nand_reflash_dtb=run tftp_get_dtb nand_erase_dtb nand_write_dtb\0"\
550 "nand_reflash_fs=run tftp_get_fs nand_erase_fs nand_write_fs\0"\
551 "nand_reflash=run nand_reflash_kernel nand_reflash_dtb "\
552 "nand_reflash_fs\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300553 "boot_m=bootm $loadaddr - $fdtaddr\0"\
Anton Vorontsov3419eb62008-03-24 20:47:00 +0300554 "dhcpboot=dhcp ; run setbootargs adddhcpargs tftp_get_dtb boot_m\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300555 "nfsboot=run setbootargs addnfsargs tftp_get_kernel tftp_get_dtb "\
Anton Vorontsov3419eb62008-03-24 20:47:00 +0300556 "boot_m\0"\
Anton Vorontsov7ad95942008-03-24 20:46:51 +0300557 "nandboot=run setbootargs addnandargs nand_read_kernel nand_read_dtb "\
558 "boot_m\0"\
Anton Vorontsovfab6f552008-01-09 20:57:47 +0300559 ""
560
561#define CONFIG_BOOTCOMMAND "run dhcpboot"
562
563#endif /* __CONFIG_H */