blob: af9877f24a95551e33be41d5b01526251e1c0fb6 [file] [log] [blame]
wdenka56bd922004-06-06 23:13:55 +00001/*
wdenk1eaeb582004-06-08 00:22:43 +00002 * (C) Copyright 2003-2004
wdenka56bd922004-06-06 23:13:55 +00003 * MPC Data Limited (http://www.mpc-data.co.uk)
4 * Dave Peverley <dpeverley at mpc-data.co.uk>
5 *
6 * Configuation settings for the TI OMAP Perseus 2 board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk1eaeb582004-06-08 00:22:43 +000018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenka56bd922004-06-06 23:13:55 +000019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
wdenka56bd922004-06-06 23:13:55 +000030/* allow to overwrite serial and ethaddr */
31#define CONFIG_ENV_OVERWRITE
32
wdenka56bd922004-06-06 23:13:55 +000033/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
wdenk1eaeb582004-06-08 00:22:43 +000038#define CONFIG_ARM926EJS 1 /* This is an arm926ejs CPU core */
39#define CONFIG_OMAP 1 /* in a TI OMAP core */
40#define CONFIG_OMAP730 1 /* which is in a 730 */
41#define CONFIG_P2_OMAP730 1 /* a Perseus 2 Board */
wdenka56bd922004-06-06 23:13:55 +000042
wdenk1eaeb582004-06-08 00:22:43 +000043/*
44 * Input clock of PLL
45 * The OMAP730 Perseus 2 has 13MHz input clock
wdenka56bd922004-06-06 23:13:55 +000046 */
47
wdenk1eaeb582004-06-08 00:22:43 +000048#define CONFIG_SYS_CLK_FREQ 13000000
wdenka56bd922004-06-06 23:13:55 +000049
wdenk1eaeb582004-06-08 00:22:43 +000050#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
wdenka56bd922004-06-06 23:13:55 +000051
52#define CONFIG_MISC_INIT_R
53
wdenk1eaeb582004-06-08 00:22:43 +000054#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
wdenka56bd922004-06-06 23:13:55 +000055#define CONFIG_SETUP_MEMORY_TAGS 1
56
wdenka56bd922004-06-06 23:13:55 +000057/*
58 * Size of malloc() pool
59 */
60
wdenk1eaeb582004-06-08 00:22:43 +000061#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
62#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenka56bd922004-06-06 23:13:55 +000063
64/*
65 * Hardware drivers
66 */
67
68#define CONFIG_DRIVER_LAN91C96
wdenk1eaeb582004-06-08 00:22:43 +000069#define CONFIG_LAN91C96_BASE 0x04000300
wdenka56bd922004-06-06 23:13:55 +000070#define CONFIG_LAN91C96_EXT_PHY
71
wdenka56bd922004-06-06 23:13:55 +000072/*
73 * NS16550 Configuration
74 */
75
76#define CFG_NS16550
77#define CFG_NS16550_SERIAL
wdenk1eaeb582004-06-08 00:22:43 +000078#define CFG_NS16550_REG_SIZE (1)
79#define CFG_NS16550_CLK (48000000) /* can be 12M/32Khz or 48Mhz */
80#define CFG_NS16550_COM1 0xfffb0000 /* uart1, bluetooth uart
81 * on perseus */
wdenka56bd922004-06-06 23:13:55 +000082
83/*
84 * select serial console configuration
85 */
86
wdenk1eaeb582004-06-08 00:22:43 +000087#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on OMAP730 Perseus 2 */
wdenka56bd922004-06-06 23:13:55 +000088
wdenk1eaeb582004-06-08 00:22:43 +000089#define CONFIG_CONS_INDEX 1
90#define CONFIG_BAUDRATE 115200
91#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenka56bd922004-06-06 23:13:55 +000092
wdenka56bd922004-06-06 23:13:55 +000093
wdenk1eaeb582004-06-08 00:22:43 +000094/*
Jon Loeligera5cb2302007-07-04 22:33:13 -050095 * Command line configuration.
wdenka56bd922004-06-06 23:13:55 +000096 */
Jon Loeligera5cb2302007-07-04 22:33:13 -050097#include <config_cmd_default.h>
wdenka56bd922004-06-06 23:13:55 +000098
Jon Loeligera5cb2302007-07-04 22:33:13 -050099#define CONFIG_CMD_DHCP
100
101
102#define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT
103
wdenka56bd922004-06-06 23:13:55 +0000104#include <configs/omap730.h>
105#include <configs/h2_p2_dbg_board.h>
106
wdenk1eaeb582004-06-08 00:22:43 +0000107#define CONFIG_BOOTDELAY 3
108#define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200n8 noinitrd root=/dev/nfs rw ip=bootp"
wdenka56bd922004-06-06 23:13:55 +0000109
wdenk1eaeb582004-06-08 00:22:43 +0000110#define CONFIG_LOADADDR 0x10000000
wdenka56bd922004-06-06 23:13:55 +0000111
112#define CONFIG_ETHADDR
wdenk1eaeb582004-06-08 00:22:43 +0000113#define CONFIG_NETMASK 255.255.255.0
114#define CONFIG_IPADDR 192.168.0.23
115#define CONFIG_SERVERIP 192.150.0.100
116#define CONFIG_BOOTFILE "uImage" /* File to load */
wdenka56bd922004-06-06 23:13:55 +0000117
Jon Loeligera5cb2302007-07-04 22:33:13 -0500118#if defined(CONFIG_CMD_KGDB)
wdenk1eaeb582004-06-08 00:22:43 +0000119#define CONFIG_KGDB_BAUDRATE 115200 /* Speed to run kgdb serial port */
120#define CONFIG_KGDB_SER_INDEX 1 /* Which serial port to use */
wdenka56bd922004-06-06 23:13:55 +0000121#endif
122
wdenka56bd922004-06-06 23:13:55 +0000123/*
124 * Miscellaneous configurable options
125 */
126
wdenk1eaeb582004-06-08 00:22:43 +0000127#define CFG_LONGHELP /* undef to save memory */
128#define CFG_PROMPT "OMAP730 P2 # " /* Monitor Command Prompt */
129#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenka56bd922004-06-06 23:13:55 +0000130/* Print Buffer Size */
wdenk1eaeb582004-06-08 00:22:43 +0000131#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
132#define CFG_MAXARGS 16 /* max number of command args */
133#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
wdenka56bd922004-06-06 23:13:55 +0000134
wdenk1eaeb582004-06-08 00:22:43 +0000135#define CFG_MEMTEST_START 0x10000000 /* memtest works on */
136#define CFG_MEMTEST_END 0x12000000 /* 32 MB in DRAM */
wdenka56bd922004-06-06 23:13:55 +0000137
wdenk1eaeb582004-06-08 00:22:43 +0000138#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
wdenka56bd922004-06-06 23:13:55 +0000139
wdenk1eaeb582004-06-08 00:22:43 +0000140#define CFG_LOAD_ADDR 0x10000000 /* default load address */
wdenka56bd922004-06-06 23:13:55 +0000141
wdenk1eaeb582004-06-08 00:22:43 +0000142/* The OMAP730 has 3 general purpose MPU timers, they can be driven by
143 * the RefClk (12Mhz) or by DPLL1. This time is further subdivided by a
wdenka56bd922004-06-06 23:13:55 +0000144 * local divisor.
145 */
146
wdenk1eaeb582004-06-08 00:22:43 +0000147#define CFG_TIMERBASE 0xFFFEC500 /* use timer 1 */
148#define CFG_PVT 7 /* 2^(pvt+1), divide by 256 */
149#define CFG_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CFG_PVT))
wdenka56bd922004-06-06 23:13:55 +0000150
151/*-----------------------------------------------------------------------
152 * Stack sizes
153 *
154 * The stack sizes are set up in start.S using the settings below
155 */
156
wdenk1eaeb582004-06-08 00:22:43 +0000157#define CONFIG_STACKSIZE (128*1024) /* regular stack */
wdenka56bd922004-06-06 23:13:55 +0000158#ifdef CONFIG_USE_IRQ
wdenk1eaeb582004-06-08 00:22:43 +0000159#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
160#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
wdenka56bd922004-06-06 23:13:55 +0000161#endif
162
wdenka56bd922004-06-06 23:13:55 +0000163/*-----------------------------------------------------------------------
164 * Physical Memory Map
165 */
166
wdenk1eaeb582004-06-08 00:22:43 +0000167#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
168#define PHYS_SDRAM_1 0x10000000 /* SDRAM Bank #1 */
169#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
wdenka56bd922004-06-06 23:13:55 +0000170
171#if defined(CONFIG_CS0_BOOT)
wdenk1eaeb582004-06-08 00:22:43 +0000172#define PHYS_FLASH_1 0x0C000000
wdenka56bd922004-06-06 23:13:55 +0000173#elif defined(CONFIG_CS3_BOOT)
wdenk1eaeb582004-06-08 00:22:43 +0000174#define PHYS_FLASH_1 0x00000000
wdenka56bd922004-06-06 23:13:55 +0000175#else
176#error Unknown Boot Chip-Select number
177#endif
178
wdenk1eaeb582004-06-08 00:22:43 +0000179#define CFG_FLASH_BASE PHYS_FLASH_1
wdenka56bd922004-06-06 23:13:55 +0000180
181/*-----------------------------------------------------------------------
182 * FLASH and environment organization
183 */
184
wdenk1eaeb582004-06-08 00:22:43 +0000185#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
186#define PHYS_FLASH_SIZE 0x02000000 /* 32MB */
187#define CFG_MAX_FLASH_SECT (259) /* max number of sectors on one chip */
wdenka56bd922004-06-06 23:13:55 +0000188/* addr of environment */
wdenk1eaeb582004-06-08 00:22:43 +0000189#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x020000)
wdenka56bd922004-06-06 23:13:55 +0000190
191/* timeout values are in ticks */
wdenk1eaeb582004-06-08 00:22:43 +0000192#define CFG_FLASH_ERASE_TOUT (20*CFG_HZ) /* Timeout for Flash Erase */
193#define CFG_FLASH_WRITE_TOUT (20*CFG_HZ) /* Timeout for Flash Write */
wdenka56bd922004-06-06 23:13:55 +0000194
wdenk1eaeb582004-06-08 00:22:43 +0000195#define CFG_ENV_IS_IN_FLASH 1
196#define CFG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
197#define CFG_ENV_OFFSET 0x20000 /* environment starts here */
wdenka56bd922004-06-06 23:13:55 +0000198
wdenk1eaeb582004-06-08 00:22:43 +0000199#endif /* ! __CONFIG_H */