blob: 9ed1ed856c831435a0827e0ed5febbf34b38491e [file] [log] [blame]
08415652005-08-09 14:52:00 +02001/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
32#define CONFIG_MPC5200
33#define CONFIG_O2DNT 1 /* ... on O2DNT board */
34
35#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
36
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
08415652005-08-09 14:52:00 +020040/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 5 /* console is on PSC5 */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
46
47/*
48 * PCI Mapping:
49 * 0x40000000 - 0x4fffffff - PCI Memory
50 * 0x50000000 - 0x50ffffff - PCI IO Space
51 */
52#define CONFIG_PCI 1
53#define CONFIG_PCI_PNP 1
30eb1772005-08-16 20:39:05 +020054/* #define CONFIG_PCI_SCAN_SHOW 1 */
08415652005-08-09 14:52:00 +020055
56#define CONFIG_PCI_MEM_BUS 0x40000000
57#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
58#define CONFIG_PCI_MEM_SIZE 0x10000000
59
60#define CONFIG_PCI_IO_BUS 0x50000000
61#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
62#define CONFIG_PCI_IO_SIZE 0x01000000
63
64#define CFG_XLB_PIPELINING 1
65
66#define CONFIG_NET_MULTI 1
Marian Balakowicz63ff0042005-10-28 22:30:33 +020067#define CONFIG_EEPRO100
08415652005-08-09 14:52:00 +020068#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
69#define CONFIG_NS8382X 1
70
71#define ADD_PCI_CMD CFG_CMD_PCI
72
73/* Partitions */
74#define CONFIG_MAC_PARTITION
75#define CONFIG_DOS_PARTITION
76#define CONFIG_ISO_PARTITION
77
78#define CONFIG_TIMESTAMP /* Print image info with timestamp */
79
08415652005-08-09 14:52:00 +020080
Jon Loeligera5cb2302007-07-04 22:33:13 -050081/*
82 * Command line configuration.
83 */
84#include <config_cmd_default.h>
85
86#define CONFIG_CMD_EEPROM
87#define CONFIG_CMD_FAT
88#define CONFIG_CMD_I2C
89#define CONFIG_CMD_NFS
90#define CONFIG_CMD_MII
91#define CONFIG_CMD_PING
92#define CONFIG_PCI_CMD
93
08415652005-08-09 14:52:00 +020094
95#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
96# define CFG_LOWBOOT 1
97#else
98# error "TEXT_BASE must be 0xFF000000"
99#endif
100
101/*
102 * Autobooting
103 */
104#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
105
106#define CONFIG_PREBOOT "echo;" \
107 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
108 "echo"
109
110#undef CONFIG_BOOTARGS
111
112#define CONFIG_EXTRA_ENV_SETTINGS \
113 "netdev=eth0\0" \
114 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100115 "nfsroot=${serverip}:${rootpath}\0" \
08415652005-08-09 14:52:00 +0200116 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100117 "addip=setenv bootargs ${bootargs} " \
118 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
119 ":${hostname}:${netdev}:off panic=1\0" \
08415652005-08-09 14:52:00 +0200120 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100121 "bootm ${kernel_addr}\0" \
08415652005-08-09 14:52:00 +0200122 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100123 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
124 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
08415652005-08-09 14:52:00 +0200125 "rootpath=/opt/eldk/ppc_82xx\0" \
126 "bootfile=/tftpboot/MPC5200/uImage\0" \
127 ""
128
129#define CONFIG_BOOTCOMMAND "run flash_self"
130
131#if defined(CONFIG_MPC5200)
132/*
133 * IPB Bus clocking configuration.
134 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200135#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Marian Balakowicz0a69b262005-11-27 20:15:41 +0100136
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200137#if defined(CFG_IPBCLK_EQUALS_XLBCLK)
Marian Balakowicz0a69b262005-11-27 20:15:41 +0100138/*
139 * PCI Bus clocking configuration
140 *
141 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200142 * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
143 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
Marian Balakowicz0a69b262005-11-27 20:15:41 +0100144 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200145#define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
08415652005-08-09 14:52:00 +0200146#endif
Marian Balakowicz0a69b262005-11-27 20:15:41 +0100147#endif
148
08415652005-08-09 14:52:00 +0200149/*
150 * I2C configuration
151 */
152#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
153#define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
154
155#define CFG_I2C_SPEED 100000 /* 100 kHz */
156#define CFG_I2C_SLAVE 0x7F
157
158/*
5a27f842005-08-11 15:56:59 +0200159 * EEPROM configuration:
160 *
161 * O2DNT board is equiped with Ramtron FRAM device FM24CL16
162 * 16 Kib Ferroelectric Nonvolatile serial RAM memory
163 * organized as 2048 x 8 bits and addressable as eight I2C devices
164 * 0x50 ... 0x57 each 256 bytes in size
165 *
08415652005-08-09 14:52:00 +0200166 */
d4f5c722005-08-12 21:16:13 +0200167#define CFG_I2C_FRAM
08415652005-08-09 14:52:00 +0200168#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
169#define CFG_I2C_EEPROM_ADDR_LEN 1
170#define CFG_EEPROM_PAGE_WRITE_BITS 3
5a27f842005-08-11 15:56:59 +0200171/*
172 * There is no write delay with FRAM, write operations are performed at bus
173 * speed. Thus, no status polling or write delay is needed.
174 */
175/*#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70*/
176
08415652005-08-09 14:52:00 +0200177
178/*
179 * Flash configuration
180 */
181#define CFG_FLASH_BASE 0xFF000000
182#define CFG_FLASH_SIZE 0x01000000
183#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
184
185#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
186#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
187
188#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
189#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
adac3762005-08-11 10:10:30 +0200190#define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
191#define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
08415652005-08-09 14:52:00 +0200192
193/*
194 * Environment settings
195 */
196#define CFG_ENV_IS_IN_FLASH 1
197#define CFG_ENV_SIZE 0x20000
198#define CFG_ENV_SECT_SIZE 0x20000
199#define CONFIG_ENV_OVERWRITE 1
200
201/*
202 * Memory map
203 */
204#define CFG_MBAR 0xF0000000
205#define CFG_SDRAM_BASE 0x00000000
206#define CFG_DEFAULT_MBAR 0x80000000
207
208/* Use SRAM until RAM will be available */
209#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
210#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
211
212
213#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
214#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
215#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
216
217#define CFG_MONITOR_BASE TEXT_BASE
218#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
219#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
220#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
221
222/*
223 * Ethernet configuration
224 */
225#define CONFIG_MPC5xxx_FEC 1
226/*
227 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
228 */
229/* #define CONFIG_FEC_10MBIT 1 */
230#define CONFIG_PHY_ADDR 0x00
231
232/*
233 * GPIO configuration
234 */
Wolfgang Denk6617aae2005-08-19 00:46:54 +0200235/*#define CFG_GPS_PORT_CONFIG 0x10002004 */
Marian Balakowicz3a7b1422005-12-06 20:33:07 +0100236#define CFG_GPS_PORT_CONFIG 0x00002006 /* no CAN */
08415652005-08-09 14:52:00 +0200237
238/*
239 * Miscellaneous configurable options
240 */
241#define CFG_LONGHELP /* undef to save memory */
242#define CFG_PROMPT "=> " /* Monitor Command Prompt */
243
Jon Loeligera5cb2302007-07-04 22:33:13 -0500244#if defined(CONFIG_CMD_KGDB)
08415652005-08-09 14:52:00 +0200245#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
246#else
247#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
248#endif
249#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
250#define CFG_MAXARGS 16 /* max number of command args */
251#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
252
253#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
254#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
255
256#define CFG_LOAD_ADDR 0x100000 /* default load address */
257
258#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
259
Jon Loeligera5cb2302007-07-04 22:33:13 -0500260#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
261#if defined(CONFIG_CMD_KGDB)
262# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
263#endif
264
08415652005-08-09 14:52:00 +0200265/*
266 * Various low-level settings
267 */
268#if defined(CONFIG_MPC5200)
269#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
270#define CFG_HID0_FINAL HID0_ICE
271#else
272#define CFG_HID0_INIT 0
273#define CFG_HID0_FINAL 0
274#endif
275
276#define CFG_BOOTCS_START CFG_FLASH_BASE
277#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
Marian Balakowicz0a69b262005-11-27 20:15:41 +0100278
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200279#ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
Wolfgang Denkf013dac2005-12-04 00:40:34 +0100280/*
Marian Balakowicz0a69b262005-11-27 20:15:41 +0100281 * For 66 MHz PCI clock additional Wait State is needed for CS0 (flash).
282 */
283#define CFG_BOOTCS_CFG 0x00057801 /* for pci_clk = 66 MHz */
284#else
285#define CFG_BOOTCS_CFG 0x00047801 /* for pci_clk = 33 MHz */
286#endif
287
08415652005-08-09 14:52:00 +0200288#define CFG_CS0_START CFG_FLASH_BASE
289#define CFG_CS0_SIZE CFG_FLASH_SIZE
290
291#define CFG_CS_BURST 0x00000000
292#define CFG_CS_DEADCYCLE 0x33333333
293
294#define CFG_RESET_ADDRESS 0xff000000
295
296#endif /* __CONFIG_H */