blob: b90a60db0fec8b454d80a0fa498250482b4e4203 [file] [log] [blame]
Vaibhav Hiremathed01e452010-06-07 15:20:43 -04001/*
2 * am3517_evm.h - Default configuration for AM3517 EVM board.
3 *
4 * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5 *
6 * Based on omap3_evm_config.h
7 *
8 * Copyright (C) 2010 Texas Instruments Incorporated
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/*
17 * High Level Configuration Options
18 */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040019#define CONFIG_OMAP 1 /* in a TI OMAP core */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040020#define CONFIG_OMAP3_AM3517EVM 1 /* working with AM3517EVM */
Lokesh Vutla806d2792013-07-30 11:36:30 +053021#define CONFIG_OMAP_COMMON
Yegor Yefremova800f2f2015-06-30 09:59:47 +020022#define CONFIG_SYS_GENERIC_BOARD
Nishanth Menonc6f90e12015-03-09 17:12:08 -050023/* Common ARM Erratas */
24#define CONFIG_ARM_ERRATA_454179
25#define CONFIG_ARM_ERRATA_430973
26#define CONFIG_ARM_ERRATA_621766
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040027
Vaibhav Hiremath1a5038c2010-06-07 15:20:53 -040028#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040029
30#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050031#include <asm/arch/omap.h>
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040032
33/*
34 * Display CPU and Board information
35 */
36#define CONFIG_DISPLAY_CPUINFO 1
37#define CONFIG_DISPLAY_BOARDINFO 1
38
39/* Clock Defines */
40#define V_OSCK 26000000 /* Clock output from T2 */
41#define V_SCLK (V_OSCK >> 1)
42
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040043#define CONFIG_MISC_INIT_R
44
45#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS 1
47#define CONFIG_INITRD_TAG 1
48#define CONFIG_REVISION_TAG 1
49
50/*
51 * Size of malloc() pool
52 */
53#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040055/*
56 * DDR related
57 */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040058#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
59
60/*
61 * Hardware drivers
62 */
63
64/*
Yegor Yefremov6a1df372013-12-11 15:41:11 +010065 * OMAP GPIO configuration
66 */
67#define CONFIG_OMAP_GPIO
68
69/*
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040070 * NS16550 Configuration
71 */
72#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
73
74#define CONFIG_SYS_NS16550
75#define CONFIG_SYS_NS16550_SERIAL
76#define CONFIG_SYS_NS16550_REG_SIZE (-4)
77#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
78
79/*
80 * select serial console configuration
81 */
82#define CONFIG_CONS_INDEX 3
83#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
84#define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */
85
86/* allow to overwrite serial and ethaddr */
87#define CONFIG_ENV_OVERWRITE
88#define CONFIG_BAUDRATE 115200
89#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
90 115200}
91#define CONFIG_MMC 1
Vaibhav Hiremath122e6e02011-09-03 21:47:44 -040092#define CONFIG_GENERIC_MMC 1
93#define CONFIG_OMAP_HSMMC 1
Vaibhav Hiremathed01e452010-06-07 15:20:43 -040094#define CONFIG_DOS_PARTITION 1
95
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +053096/*
97 * USB configuration
Ilya Yanok88919ff2012-11-06 13:48:28 +000098 * Enable CONFIG_MUSB_HOST for Host functionalities MSC, keyboard
99 * Enable CONFIG_MUSB_GADGET for Device functionalities.
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +0530100 */
Ilya Yanok88919ff2012-11-06 13:48:28 +0000101#define CONFIG_USB_MUSB_AM35X
102#define CONFIG_MUSB_HOST
103#define CONFIG_MUSB_PIO_ONLY
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +0530104
Ilya Yanok88919ff2012-11-06 13:48:28 +0000105#ifdef CONFIG_USB_MUSB_AM35X
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +0530106
Ilya Yanok88919ff2012-11-06 13:48:28 +0000107#ifdef CONFIG_MUSB_HOST
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +0530108#define CONFIG_CMD_USB
109
110#define CONFIG_USB_STORAGE
111#define CONGIG_CMD_STORAGE
112#define CONFIG_CMD_FAT
113
114#ifdef CONFIG_USB_KEYBOARD
115#define CONFIG_SYS_USB_EVENT_POLL
116#define CONFIG_PREBOOT "usb start"
117#endif /* CONFIG_USB_KEYBOARD */
118
Ilya Yanok88919ff2012-11-06 13:48:28 +0000119#endif /* CONFIG_MUSB_HOST */
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +0530120
Ilya Yanok88919ff2012-11-06 13:48:28 +0000121#ifdef CONFIG_MUSB_GADGET
122#define CONFIG_USB_GADGET_DUALSPEED
123#define CONFIG_USB_ETHER
124#define CONFIG_USB_ETH_RNDIS
125#endif /* CONFIG_MUSB_GADGET */
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +0530126
Ilya Yanok88919ff2012-11-06 13:48:28 +0000127#endif /* CONFIG_USB_MUSB_AM35X */
Ajay Kumar Gupta7dc27b02010-07-09 11:43:50 +0530128
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400129/* commands to include */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400130#define CONFIG_CMD_EXT2 /* EXT2 Support */
131#define CONFIG_CMD_FAT /* FAT support */
132#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
133
134#define CONFIG_CMD_I2C /* I2C serial bus support */
135#define CONFIG_CMD_MMC /* MMC support */
136#define CONFIG_CMD_NAND /* NAND support */
137#define CONFIG_CMD_DHCP
Joe Hershberger80615002012-05-23 07:57:57 +0000138#undef CONFIG_CMD_PING
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400139
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400140
141#define CONFIG_SYS_NO_FLASH
Heiko Schocher6789e842013-10-22 11:03:18 +0200142#define CONFIG_SYS_I2C
143#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
144#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
145#define CONFIG_SYS_I2C_OMAP34XX
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400146
Tom Rini18a02e82011-12-06 08:49:41 -0700147/*
148 * Ethernet
149 */
150#define CONFIG_DRIVER_TI_EMAC
151#define CONFIG_DRIVER_TI_EMAC_USE_RMII
152#define CONFIG_MII
153#define CONFIG_BOOTP_DEFAULT
154#define CONFIG_BOOTP_DNS
155#define CONFIG_BOOTP_DNS2
156#define CONFIG_BOOTP_SEND_HOSTNAME
157#define CONFIG_NET_RETRY_COUNT 10
158
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400159/*
160 * Board NAND Info.
161 */
162#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
163 /* to access nand */
164#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
165 /* to access */
166 /* nand at CS0 */
167
168#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
169 /* NAND devices */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400170#define CONFIG_JFFS2_NAND
171/* nand device jffs2 lives on */
172#define CONFIG_JFFS2_DEV "nand0"
173/* start of jffs2 partition */
174#define CONFIG_JFFS2_PART_OFFSET 0x680000
175#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
176
177/* Environment information */
178#define CONFIG_BOOTDELAY 10
179
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000180#define CONFIG_BOOTFILE "uImage"
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400181
182#define CONFIG_EXTRA_ENV_SETTINGS \
183 "loadaddr=0x82000000\0" \
Yegor Yefremov49473ad2011-07-18 10:37:35 +0200184 "console=ttyO2,115200n8\0" \
Vaibhav Hiremath122e6e02011-09-03 21:47:44 -0400185 "mmcdev=0\0" \
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400186 "mmcargs=setenv bootargs console=${console} " \
Yegor Yefremov10f3bdd2011-07-18 15:44:42 +0200187 "root=/dev/mmcblk0p2 rw rootwait\0" \
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400188 "nandargs=setenv bootargs console=${console} " \
189 "root=/dev/mtdblock4 rw " \
190 "rootfstype=jffs2\0" \
Vaibhav Hiremath122e6e02011-09-03 21:47:44 -0400191 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400192 "bootscript=echo Running bootscript from mmc ...; " \
193 "source ${loadaddr}\0" \
Vaibhav Hiremath122e6e02011-09-03 21:47:44 -0400194 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400195 "mmcboot=echo Booting from mmc ...; " \
196 "run mmcargs; " \
197 "bootm ${loadaddr}\0" \
198 "nandboot=echo Booting from nand ...; " \
199 "run nandargs; " \
200 "nand read ${loadaddr} 280000 400000; " \
201 "bootm ${loadaddr}\0" \
202
203#define CONFIG_BOOTCOMMAND \
Andrew Bradford66968112012-10-01 05:06:52 +0000204 "mmc dev ${mmcdev}; if mmc rescan; then " \
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400205 "if run loadbootscript; then " \
206 "run bootscript; " \
207 "else " \
208 "if run loaduimage; then " \
209 "run mmcboot; " \
210 "else run nandboot; " \
211 "fi; " \
212 "fi; " \
213 "else run nandboot; fi"
214
215#define CONFIG_AUTO_COMPLETE 1
216/*
217 * Miscellaneous configurable options
218 */
219#define V_PROMPT "AM3517_EVM # "
220
221#define CONFIG_SYS_LONGHELP /* undef to save memory */
222#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400223#define CONFIG_SYS_PROMPT V_PROMPT
224#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
225/* Print Buffer Size */
226#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
227 sizeof(CONFIG_SYS_PROMPT) + 16)
228#define CONFIG_SYS_MAXARGS 32 /* max number of command */
229 /* args */
230/* Boot Argument Buffer Size */
231#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
232/* memtest works on */
233#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
234#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
235 0x01F00000) /* 31MB */
236
237#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
238 /* address */
239
240/*
241 * AM3517 has 12 GP timers, they can be driven by the system clock
242 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
243 * This rate is divided by a local divisor.
244 */
245#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
246#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400247
248/*-----------------------------------------------------------------------
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400249 * Physical Memory Map
250 */
251#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
252#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400253#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
254
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400255/*-----------------------------------------------------------------------
256 * FLASH and environment organization
257 */
258
259/* **** PISMO SUPPORT *** */
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400260#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
261 /* on one chip */
262#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
263#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
264
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400265#if defined(CONFIG_CMD_NAND)
pekon gupta222a3112014-07-18 17:59:41 +0530266#define CONFIG_SYS_FLASH_BASE NAND_BASE
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400267#endif
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400268
269/* Monitor at start of flash */
270#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
271
272#define CONFIG_NAND_OMAP_GPMC
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400273#define CONFIG_ENV_IS_IN_NAND 1
274#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
275
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400276#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
277#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
278#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400279
280/*-----------------------------------------------------------------------
281 * CFI FLASH driver setup
282 */
283/* timeout values are in ticks */
284#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
285#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
286
287/* Flash banks JFFS2 should use */
288#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
289 CONFIG_SYS_MAX_NAND_DEVICE)
290#define CONFIG_SYS_JFFS2_MEM_NAND
291/* use flash_info[2] */
292#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
293#define CONFIG_SYS_JFFS2_NUM_BANKS 1
294
Vaibhav Hiremath13acfc62010-11-29 16:36:04 -0500295#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
296#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
297#define CONFIG_SYS_INIT_RAM_SIZE 0x800
298#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
299 CONFIG_SYS_INIT_RAM_SIZE - \
300 GENERATED_GBL_DATA_SIZE)
Tom Rini5059a2a2011-11-18 12:48:10 +0000301
302/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700303#define CONFIG_SPL_FRAMEWORK
Tom Rinid7cb93b2012-08-14 12:26:08 -0700304#define CONFIG_SPL_BOARD_INIT
Tom Rini5059a2a2011-11-18 12:48:10 +0000305#define CONFIG_SPL_NAND_SIMPLE
306#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinie0820cc2012-05-08 07:29:31 +0000307#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Tom Rini5059a2a2011-11-18 12:48:10 +0000308
309#define CONFIG_SPL_BSS_START_ADDR 0x80000000
310#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
311
312#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
313#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
Paul Kocialkowskie2ccdf82014-11-08 23:14:55 +0100314#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET205b4f32014-10-15 17:53:11 +0200315#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Tom Rini5059a2a2011-11-18 12:48:10 +0000316
317#define CONFIG_SPL_LIBCOMMON_SUPPORT
318#define CONFIG_SPL_LIBDISK_SUPPORT
319#define CONFIG_SPL_I2C_SUPPORT
320#define CONFIG_SPL_LIBGENERIC_SUPPORT
321#define CONFIG_SPL_MMC_SUPPORT
322#define CONFIG_SPL_FAT_SUPPORT
323#define CONFIG_SPL_SERIAL_SUPPORT
324#define CONFIG_SPL_NAND_SUPPORT
Scott Wood6f2f01b2012-09-20 19:09:07 -0500325#define CONFIG_SPL_NAND_BASE
326#define CONFIG_SPL_NAND_DRIVERS
327#define CONFIG_SPL_NAND_ECC
Tom Rini5059a2a2011-11-18 12:48:10 +0000328#define CONFIG_SPL_POWER_SUPPORT
329#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
330
331/* NAND boot config */
332#define CONFIG_SYS_NAND_5_ADDR_CYCLE
333#define CONFIG_SYS_NAND_PAGE_COUNT 64
334#define CONFIG_SYS_NAND_PAGE_SIZE 2048
335#define CONFIG_SYS_NAND_OOBSIZE 64
336#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
337#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
338#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
339 10, 11, 12, 13}
340#define CONFIG_SYS_NAND_ECCSIZE 512
341#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3f719062013-11-18 19:03:01 +0530342#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Tom Rini5059a2a2011-11-18 12:48:10 +0000343#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
344#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
345
346/*
347 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
348 * 64 bytes before this address should be set aside for u-boot.img's
349 * header. That is 0x800FFFC0--0x80100000 should not be used for any
350 * other needs.
351 */
352#define CONFIG_SYS_TEXT_BASE 0x80100000
353#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
354#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
355
Vaibhav Hiremathed01e452010-06-07 15:20:43 -0400356#endif /* __CONFIG_H */