blob: d8ff10e284b622565b10e0df844c88d4346f2997 [file] [log] [blame]
Chunhe Lan57072332013-06-14 16:21:48 +08001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * Authors: Roy Zang <tie-fei.zang@freescale.com>
5 * Chunhe Lan <Chunhe.Lan@freescale.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Chunhe Lan57072332013-06-14 16:21:48 +08008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053014#define CONFIG_SYS_TEXT_BASE 0xeff40000
Chunhe Lan57072332013-06-14 16:21:48 +080015#endif
16
17#ifndef CONFIG_SYS_MONITOR_BASE
18#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19#endif
20
21#ifndef CONFIG_RESET_VECTOR_ADDRESS
22#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
23#endif
24
25/* High Level Configuration Options */
Chunhe Lan57072332013-06-14 16:21:48 +080026#define CONFIG_MP /* support multiple processors */
27
28#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Chunhe Lan57072332013-06-14 16:21:48 +080029#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040030#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
31#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
32#define CONFIG_PCIE3 /* PCIE controller 3 (slot 3) */
Chunhe Lan57072332013-06-14 16:21:48 +080033#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
34#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
35#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Chunhe Lan57072332013-06-14 16:21:48 +080036
37#ifndef __ASSEMBLY__
38extern unsigned long get_clock_freq(void);
39#endif
40
41#define CONFIG_SYS_CLK_FREQ 66666666
42#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
43
44/*
45 * These can be toggled for performance analysis, otherwise use default.
46 */
47#define CONFIG_L2_CACHE /* toggle L2 cache */
48#define CONFIG_BTB /* toggle branch predition */
49#define CONFIG_HWCONFIG
50
51#define CONFIG_ENABLE_36BIT_PHYS
52
53#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
54#define CONFIG_SYS_MEMTEST_END 0x02000000
55
56#define CONFIG_PANIC_HANG /* do not reset board on panic */
57
58/* Implement conversion of addresses in the LBC */
59#define CONFIG_SYS_LBC_LBCR 0x00000000
60#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
61
62/* DDR Setup */
63#define CONFIG_VERY_BIG_RAM
64#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
65#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
66
67#define CONFIG_DIMM_SLOTS_PER_CTLR 1
68#define CONFIG_CHIP_SELECTS_PER_CTRL 1
69
70#define CONFIG_DDR_SPD
Chunhe Lan57072332013-06-14 16:21:48 +080071#define CONFIG_FSL_DDR_INTERACTIVE
72#define CONFIG_SYS_SDRAM_SIZE 512u /* DDR is 512M */
73#define CONFIG_SYS_SPD_BUS_NUM 0
74#define SPD_EEPROM_ADDRESS 0x50
75#define CONFIG_SYS_DDR_RAW_TIMING
76
77/*
78 * Memory map
79 *
80 * 0x0000_0000 0x1fff_ffff DDR 512M cacheable
81 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
82 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
83 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
84 * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M cacheable
85 * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable
86 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable TLB0
87 *
88 * Localbus non-cacheable
89 *
90 * 0xec00_0000 0xefff_ffff NOR flash 64M non-cacheable
91 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
92 */
93
94/*
95 * Local Bus Definitions
96 */
97#define CONFIG_SYS_FLASH_BASE 0xec000000 /* start of FLASH 64M */
98#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
99
100#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
101 | BR_PS_16 | BR_V)
102#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
103
104#define CONFIG_FLASH_CFI_DRIVER
105#define CONFIG_SYS_FLASH_CFI
106#define CONFIG_SYS_FLASH_EMPTY_INFO
107#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
108#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
109#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
110#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
111
112#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f function */
113#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
114
115#define CONFIG_SYS_INIT_RAM_LOCK
116#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
117#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* Size of used area in RAM */
118#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
119 GENERATED_GBL_DATA_SIZE)
120#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
121
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530122#define CONFIG_SYS_MONITOR_LEN (768 * 1024) /* Reserve 512 kB for Mon */
Chunhe Lan57072332013-06-14 16:21:48 +0800123#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
124
125#define CONFIG_SYS_NAND_BASE 0xffa00000
126#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
127
128#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
129#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan57072332013-06-14 16:21:48 +0800130#define CONFIG_CMD_NAND
131#define CONFIG_NAND_FSL_ELBC
132#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
133
134/* NAND flash config */
135#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
136 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
137 | BR_PS_8 /* Port Size = 8bit */ \
138 | BR_MS_FCM /* MSEL = FCM */ \
139 | BR_V) /* valid */
140#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_256KB /* length 256K */ \
141 | OR_FCM_PGS \
142 | OR_FCM_CSCT \
143 | OR_FCM_CST \
144 | OR_FCM_CHT \
145 | OR_FCM_SCY_1 \
146 | OR_FCM_TRLX \
147 | OR_FCM_EHTR)
148
149#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
150#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
151#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
152#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
153
154/* Serial Port */
155#define CONFIG_CONS_INDEX 1
156#undef CONFIG_SERIAL_SOFTWARE_FIFO
Chunhe Lan57072332013-06-14 16:21:48 +0800157#define CONFIG_SYS_NS16550_SERIAL
158#define CONFIG_SYS_NS16550_REG_SIZE 1
159#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
160
161#define CONFIG_SYS_BAUDRATE_TABLE \
162 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
163
164#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
165#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
166
Chunhe Lan57072332013-06-14 16:21:48 +0800167/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200168#define CONFIG_SYS_I2C
169#define CONFIG_SYS_I2C_FSL
170#define CONFIG_SYS_FSL_I2C_SPEED 400000
171#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
172#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
173#define CONFIG_SYS_FSL_I2C2_SPEED 400000
174#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
175#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Chunhe Lan57072332013-06-14 16:21:48 +0800176
177/*
178 * I2C2 EEPROM
179 */
180#define CONFIG_ID_EEPROM
181#ifdef CONFIG_ID_EEPROM
182#define CONFIG_SYS_I2C_EEPROM_NXID
183#endif
184#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
185#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
186#define CONFIG_SYS_EEPROM_BUS_NUM 0
187
Chunhe Lan57072332013-06-14 16:21:48 +0800188/*
189 * General PCI
190 * Memory space is mapped 1-1, but I/O space must start from 0.
191 */
192
193/* controller 3, Slot 1, tgtid 3, Base address b000 */
194#define CONFIG_SYS_PCIE3_NAME "Slot 3"
195#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
196#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
197#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
198#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
199#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
200#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
201#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
202#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
203
204/* controller 2, direct to uli, tgtid 2, Base address 9000 */
205#define CONFIG_SYS_PCIE2_NAME "Slot 2"
206#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
207#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
208#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
209#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
210#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
211#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
212#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
213#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
214
215/* controller 1, Slot 2, tgtid 1, Base address a000 */
216#define CONFIG_SYS_PCIE1_NAME "Slot 1"
217#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
218#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
219#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
220#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
221#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
222#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
223#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
224#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
225
226#if defined(CONFIG_PCI)
Chunhe Lan57072332013-06-14 16:21:48 +0800227#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
228#endif /* CONFIG_PCI */
229
230/*
231 * Environment
232 */
233#define CONFIG_ENV_OVERWRITE
234
235#define CONFIG_ENV_IS_IN_FLASH
Chunhe Lan57072332013-06-14 16:21:48 +0800236#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Chunhe Lan57072332013-06-14 16:21:48 +0800237#define CONFIG_ENV_SIZE 0x2000
238#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
239
240#define CONFIG_LOADS_ECHO /* echo on for serial download */
241#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
242
243/*
244 * Command line configuration.
245 */
Chunhe Lan57072332013-06-14 16:21:48 +0800246#define CONFIG_CMD_IRQ
Chunhe Lan57072332013-06-14 16:21:48 +0800247#define CONFIG_CMD_REGINFO
248
249#if defined(CONFIG_PCI)
250#define CONFIG_CMD_PCI
Chunhe Lan57072332013-06-14 16:21:48 +0800251#endif
252
253/*
254 * USB
255 */
256#define CONFIG_HAS_FSL_DR_USB
257#ifdef CONFIG_HAS_FSL_DR_USB
258#define CONFIG_USB_EHCI
259
260#ifdef CONFIG_USB_EHCI
Chunhe Lan57072332013-06-14 16:21:48 +0800261#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
262#define CONFIG_USB_EHCI_FSL
Chunhe Lan57072332013-06-14 16:21:48 +0800263#define CONFIG_DOS_PARTITION
264#endif
265#endif
266
267/*
268 * Miscellaneous configurable options
269 */
270#define CONFIG_SYS_LONGHELP /* undef to save memory */
271#define CONFIG_CMDLINE_EDITING /* Command-line editing */
272#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Chunhe Lan57072332013-06-14 16:21:48 +0800273#if defined(CONFIG_CMD_KGDB)
274#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
275#else
276#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
277#endif
278/* Print Buffer Size */
279#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
280#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
281/* Boot Argument Buffer Size */
282#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Chunhe Lan57072332013-06-14 16:21:48 +0800283
284/*
285 * For booting Linux, the board info and command line data
286 * have to be in the first 64 MB of memory, since this is
287 * the maximum mapped by the Linux kernel during initialization.
288 */
289#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
290#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
291
292/*
293 * Environment Configuration
294 */
295#define CONFIG_BOOTFILE "uImage"
296#define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */
297
298/* default location for tftp and bootm */
299#define CONFIG_LOADADDR 1000000
300
Chunhe Lan57072332013-06-14 16:21:48 +0800301
302#define CONFIG_BAUDRATE 115200
303
304/* Qman/Bman */
305#define CONFIG_SYS_DPAA_QBMAN /* support Q/Bman */
306#define CONFIG_SYS_QMAN_MEM_BASE 0xff000000
307#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
308#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500309#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
310#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
311#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
312#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
313#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
314 CONFIG_SYS_QMAN_CENA_SIZE)
315#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
316#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan57072332013-06-14 16:21:48 +0800317#define CONFIG_SYS_BMAN_MEM_BASE 0xff200000
318#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
319#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500320#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
321#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
322#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
323#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
324#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
325 CONFIG_SYS_BMAN_CENA_SIZE)
326#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
327#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan57072332013-06-14 16:21:48 +0800328
329/* For FM */
330#define CONFIG_SYS_DPAA_FMAN
331#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
332
333#ifdef CONFIG_SYS_DPAA_FMAN
334#define CONFIG_FMAN_ENET
335#define CONFIG_PHY_ATHEROS
336#endif
337
338/* Default address of microcode for the Linux Fman driver */
339/* QE microcode/firmware address */
340#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800341#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Chunhe Lan57072332013-06-14 16:21:48 +0800342#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
343#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
344
345#ifdef CONFIG_FMAN_ENET
346#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1
347#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x2
348
349#define CONFIG_SYS_TBIPA_VALUE 8
350#define CONFIG_MII /* MII PHY management */
351#define CONFIG_ETHPRIME "FM1@DTSEC1"
352#endif
353
354#define CONFIG_EXTRA_ENV_SETTINGS \
Chunhe Lan5eabbae2014-10-17 16:24:06 +0800355 "netdev=eth0\0" \
356 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
357 "loadaddr=1000000\0" \
358 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
359 "tftpflash=tftpboot $loadaddr $uboot; " \
360 "protect off $ubootaddr +$filesize; " \
361 "erase $ubootaddr +$filesize; " \
362 "cp.b $loadaddr $ubootaddr $filesize; " \
363 "protect on $ubootaddr +$filesize; " \
364 "cmp.b $loadaddr $ubootaddr $filesize\0" \
365 "consoledev=ttyS0\0" \
366 "ramdiskaddr=2000000\0" \
367 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500368 "fdtaddr=1e00000\0" \
Chunhe Lan5eabbae2014-10-17 16:24:06 +0800369 "fdtfile=p1023rdb.dtb\0" \
370 "othbootargs=ramdisk_size=600000\0" \
371 "bdev=sda1\0" \
Chunhe Lan57072332013-06-14 16:21:48 +0800372 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
373
Chunhe Lan5eabbae2014-10-17 16:24:06 +0800374#define CONFIG_HDBOOT \
375 "setenv bootargs root=/dev/$bdev rw " \
376 "console=$consoledev,$baudrate $othbootargs;" \
377 "tftp $loadaddr $bootfile;" \
378 "tftp $fdtaddr $fdtfile;" \
379 "bootm $loadaddr - $fdtaddr"
380
381#define CONFIG_NFSBOOTCOMMAND \
382 "setenv bootargs root=/dev/nfs rw " \
383 "nfsroot=$serverip:$rootpath " \
384 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
385 "console=$consoledev,$baudrate $othbootargs;" \
386 "tftp $loadaddr $bootfile;" \
387 "tftp $fdtaddr $fdtfile;" \
388 "bootm $loadaddr - $fdtaddr"
389
390#define CONFIG_RAMBOOTCOMMAND \
391 "setenv bootargs root=/dev/ram rw " \
392 "console=$consoledev,$baudrate $othbootargs;" \
393 "tftp $ramdiskaddr $ramdiskfile;" \
394 "tftp $loadaddr $bootfile;" \
395 "tftp $fdtaddr $fdtfile;" \
396 "bootm $loadaddr $ramdiskaddr $fdtaddr"
397
398#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
399
Chunhe Lan57072332013-06-14 16:21:48 +0800400#endif /* __CONFIG_H */