blob: e4489696b2d8d2b7f1f65756f4096d6038014158 [file] [log] [blame]
Niklaus Giger75a66dc2008-02-25 18:46:42 +01001/*
2 *(C) Copyright 2005-2007 Netstal Maschinen AG
3 * Niklaus Giger (Niklaus.Giger@netstal.com)
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * mcu25.h - configuration for MCU25 board (similar to hcu4.h)
26 ***********************************************************************/
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*-----------------------------------------------------------------------
32 * High Level Configuration Options
33 *----------------------------------------------------------------------*/
34#define CONFIG_MCU25 1 /* Board is MCU25 */
35#define CONFIG_4xx 1 /* ... PPC4xx family */
36#define CONFIG_405GP 1
37#define CONFIG_4xx 1
38
39#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
40
41#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
42#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
43
44/*-----------------------------------------------------------------------
45 * Base addresses -- Note these are effective addresses where the
46 * actual resources get mapped (not physical addresses)
47*----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_MONITOR_LEN (320 * 1024) /* Reserve 320 kB for Monitor */
49#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
Niklaus Giger75a66dc2008-02-25 18:46:42 +010050
51
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
53#define CONFIG_SYS_FLASH_BASE 0xfff80000 /* start of FLASH */
54#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
Niklaus Giger75a66dc2008-02-25 18:46:42 +010055
56/* ... with on-chip memory here (4KBytes) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_OCM_DATA_ADDR 0xF4000000
58#define CONFIG_SYS_OCM_DATA_SIZE 0x00001000
Niklaus Giger75a66dc2008-02-25 18:46:42 +010059/* Do not set up locked dcache as init ram. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#undef CONFIG_SYS_INIT_DCACHE_CS
Niklaus Giger75a66dc2008-02-25 18:46:42 +010061
62/* Use the On-Chip-Memory (OCM) as a temporary stack for the startup code. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_TEMP_STACK_OCM 1
Niklaus Giger75a66dc2008-02-25 18:46:42 +010064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* OCM */
66#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE
67#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
68#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
69#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
Niklaus Giger75a66dc2008-02-25 18:46:42 +010070
71/*-----------------------------------------------------------------------
72 * Serial Port
73 *----------------------------------------------------------------------*/
74/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
76 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
77 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
Niklaus Giger75a66dc2008-02-25 18:46:42 +010078 * The Linux BASE_BAUD define should match this configuration.
79 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
Niklaus Giger75a66dc2008-02-25 18:46:42 +010081 * set Linux BASE_BAUD to 403200.
82 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
Niklaus Giger75a66dc2008-02-25 18:46:42 +010084#define CONFIG_SERIAL_MULTI 1
85/* needed to be able to define CONFIG_SERIAL_SOFTWARE_FIFO */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
87#define CONFIG_SYS_BASE_BAUD 691200
Niklaus Giger75a66dc2008-02-25 18:46:42 +010088
89/* Size (bytes) of interrupt driven serial port buffer.
90 * Set to 0 to use polling instead of interrupts.
91 * Setting to 0 will also disable RTS/CTS handshaking.
92 */
93#undef CONFIG_SERIAL_SOFTWARE_FIFO
94
95/* Set console baudrate to 9600 */
96#define CONFIG_BAUDRATE 9600
97
98
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_BAUDRATE_TABLE \
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100100 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
101
102/*-----------------------------------------------------------------------
103 * Flash
104 *----------------------------------------------------------------------*/
105
106/* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200108#define CONFIG_FLASH_CFI_DRIVER
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100109/* board provides its own flash_init code */
110#define CONFIG_FLASH_CFI_LEGACY 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
112#define CONFIG_SYS_FLASH_LEGACY_512Kx8 1
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100113
114/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_FLASH_EMPTY_INFO
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
118#define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100119
120/*-----------------------------------------------------------------------
121 * Environment
122 *----------------------------------------------------------------------*/
123
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200124#undef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200125#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200126#undef CONFIG_ENV_IS_NOWHERE
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100127
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200128#ifdef CONFIG_ENV_IS_IN_EEPROM
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100129/* Put the environment after the SDRAM configuration */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200130#define PROM_SIZE 2048
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200131#define CONFIG_ENV_OFFSET 512
132#define CONFIG_ENV_SIZE (PROM_SIZE-CONFIG_ENV_OFFSET)
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100133#endif
134
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200135#ifdef CONFIG_ENV_IS_IN_FLASH
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100136/* Put the environment in Flash */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200137#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200139#define CONFIG_ENV_SIZE 8*1024 /* 8 KB Environment Sector */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100140
141/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200142#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
143#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100144#endif
145
146/*-----------------------------------------------------------------------
147 * I2C stuff for a ATMEL AT24C16 (2kB holding ENV, we are using the
148 * the first internal I2C controller of the PPC440EPx
149 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_SPD_BUS_NUM 0
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100151
152#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
153#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
155#define CONFIG_SYS_I2C_SLAVE 0x7F
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100156
157/* This is the 7bit address of the device, not including P. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
159#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100160
161/* The EEPROM can do 16byte ( 1 << 4 ) page writes. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
163#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
164#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
165#undef CONFIG_SYS_I2C_MULTI_EEPROMS
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100166
167
168#define CONFIG_PREBOOT "echo;" \
169 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
170 "echo"
171
172#undef CONFIG_BOOTARGS
173
174/* Setup some board specific values for the default environment variables */
175#define CONFIG_HOSTNAME mcu25
176#define CONFIG_IPADDR 172.25.1.99
177#define CONFIG_ETHADDR 00:60:13:00:00:00 /* Netstal Machines AG MAC */
178#define CONFIG_OVERWRITE_ETHADDR_ONCE
179#define CONFIG_SERVERIP 172.25.1.3
180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_TFTP_LOADADDR 0x01000000 /* @16 MB */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100182
183#define CONFIG_EXTRA_ENV_SETTINGS \
184 "netdev=eth0\0" \
185 "loadaddr=0x01000000\0" \
186 "nfsargs=setenv bootargs root=/dev/nfs rw " \
187 "nfsroot=${serverip}:${rootpath}\0" \
188 "ramargs=setenv bootargs root=/dev/ram rw\0" \
189 "addip=setenv bootargs ${bootargs} " \
190 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
191 ":${hostname}:${netdev}:off panic=1\0" \
192 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
193 "nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
194 "bootm\0" \
195 "rootpath=/home/diagnose/eldk/ppc_4xx\0" \
196 "bootfile=/tftpboot/mcu25/uImage\0" \
197 "load=tftp 100000 mcu25/u-boot.bin\0" \
198 "update=protect off FFFB0000 FFFFFFFF;era FFFB0000 FFFFFFFF;" \
199 "cp.b 100000 FFFB0000 50000\0" \
200 "upd=run load;run update\0" \
201 "vx_rom=mcu25/mcu25_vx_rom\0" \
202 "vx=tftp ${loadaddr} ${vx_rom};run vxargs; bootvx\0" \
203 "vxargs=setenv bootargs emac(0,0)c:${vx_rom} e=${ipaddr}" \
204 " h=${serverip} u=dpu pw=netstal8752 tn=hcu5 f=0x3008\0" \
205 ""
206#define CONFIG_BOOTCOMMAND "run vx"
207
208#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
209
210#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100212
213#define CONFIG_MII 1 /* MII PHY management */
214#define CONFIG_PHY_ADDR 1 /* PHY address */
215
216#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
217
218#define CONFIG_HAS_ETH0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descr */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100220
221/*
222 * BOOTP options
223 */
224#define CONFIG_BOOTP_BOOTFILESIZE
225#define CONFIG_BOOTP_BOOTPATH
226#define CONFIG_BOOTP_GATEWAY
227#define CONFIG_BOOTP_HOSTNAME
228
229/*
230 * Command line configuration.
231 */
232#include <config_cmd_default.h>
233
234#define CONFIG_CMD_ASKENV
235#define CONFIG_CMD_CACHE
236#define CONFIG_CMD_DHCP
237#define CONFIG_CMD_DIAG
238#define CONFIG_CMD_EEPROM
239#define CONFIG_CMD_ELF
240#define CONFIG_CMD_FLASH
241#define CONFIG_CMD_I2C
242#define CONFIG_CMD_IMMAP
243#define CONFIG_CMD_IRQ
244#define CONFIG_CMD_MII
245#define CONFIG_CMD_NET
246#define CONFIG_CMD_PING
247#define CONFIG_CMD_REGINFO
248#define CONFIG_CMD_SDRAM
249
250/* SPD EEPROM (sdram speed config) disabled */
251#define CONFIG_SPD_EEPROM 1
252#define SPD_EEPROM_ADDRESS 0x50
253
254/* POST support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
256 CONFIG_SYS_POST_CPU | \
257 CONFIG_SYS_POST_UART | \
258 CONFIG_SYS_POST_I2C | \
259 CONFIG_SYS_POST_CACHE | \
260 CONFIG_SYS_POST_ETHER | \
261 CONFIG_SYS_POST_SPR)
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100262
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_POST_UART_TABLE {UART0_BASE}
264#define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100265#undef CONFIG_LOGBUFFER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
267#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100268
269/*-----------------------------------------------------------------------
270 * Miscellaneous configurable options
271 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_LONGHELP /* undef to save memory */
273#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100274#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100276#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100278#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
280#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
281#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100282
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
284#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100285
286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
288#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100289
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100291
292#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
293#define CONFIG_LOOPW 1 /* enable loopw command */
294#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
295
296/*-----------------------------------------------------------------------
297 * External Bus Controller (EBC) Setup
298 */
299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_EBC_CFG 0x98400000
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100301
302/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_EBC_PB0AP 0x02005400
304#define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit*/
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100305
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_EBC_PB1AP 0x03041200
307#define CONFIG_SYS_EBC_PB1CR 0x7009A000 /* BAS=,BS=MB,BU=R/W,BW=bit */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_EBC_PB2AP 0x01845200u /* BAS=,BS=MB,BU=R/W,BW=bit */
310#define CONFIG_SYS_EBC_PB2CR 0x7A09A000u
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100311
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_EBC_PB3AP 0x01845200u /* BAS=,BS=MB,BU=R/W,BW=bit */
313#define CONFIG_SYS_EBC_PB3CR 0x7B09A000u
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100314
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_EBC_PB4AP 0x01845200u /* BAS=,BS=MB,BU=R/W,BW=bit */
316#define CONFIG_SYS_EBC_PB4CR 0x7C09A000u
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100317
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_EBC_PB5AP 0x00800200u
319#define CONFIG_SYS_EBC_PB5CR 0x7D81A000u
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100320
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_EBC_PB6AP 0x01040200u
322#define CONFIG_SYS_EBC_PB6CR 0x7D91A000u
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_GPIO0_OR 0x087FFFFF /* GPIO value */
325#define CONFIG_SYS_GPIO0_TCR 0x7FFF8000 /* GPIO value */
326#define CONFIG_SYS_GPIO0_ODR 0xFFFF0000 /* GPIO value */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100327/*
328 * For booting Linux, the board info and command line data
329 * have to be in the first 8 MB of memory, since this is
330 * the maximum mapped by the Linux kernel during initialization.
331 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100333
334/* Init Memory Controller:
335 *
336 * BR0/1 and OR0/1 (FLASH)
337 */
338
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100340#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
341
342
343/* Configuration Port location */
344#define CONFIG_PORT_ADDR 0xF0000500
345
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
347#ifdef CONFIG_SYS_HUSH_PARSER
348#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Niklaus Giger75a66dc2008-02-25 18:46:42 +0100349#endif
350
351#if defined(CONFIG_CMD_KGDB)
352#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
353#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
354#endif
355
356/* pass open firmware flat tree */
357#define CONFIG_OF_LIBFDT 1
358#define CONFIG_OF_BOARD_SETUP 1
359
360#endif /* __CONFIG_H */