blob: 594757b609a9e2138c70646cfffb9e52ba85c97a [file] [log] [blame]
Oleksandr Tymoshenko6e9e0622014-02-01 21:51:25 -07001/*
2 * Copyright (C) 2014 Marek Vasut <marex@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __DWC2_H__
8#define __DWC2_H__
9
10struct dwc2_hc_regs {
11 u32 hcchar; /* 0x00 */
12 u32 hcsplt;
13 u32 hcint;
14 u32 hcintmsk;
15 u32 hctsiz; /* 0x10 */
16 u32 hcdma;
17 u32 reserved;
18 u32 hcdmab;
19};
20
21struct dwc2_host_regs {
22 u32 hcfg; /* 0x00 */
23 u32 hfir;
24 u32 hfnum;
25 u32 _pad_0x40c;
26 u32 hptxsts; /* 0x10 */
27 u32 haint;
28 u32 haintmsk;
29 u32 hflbaddr;
30};
31
32struct dwc2_core_regs {
33 u32 gotgctl; /* 0x000 */
34 u32 gotgint;
35 u32 gahbcfg;
36 u32 gusbcfg;
37 u32 grstctl; /* 0x010 */
38 u32 gintsts;
39 u32 gintmsk;
40 u32 grxstsr;
41 u32 grxstsp; /* 0x020 */
42 u32 grxfsiz;
43 u32 gnptxfsiz;
44 u32 gnptxsts;
45 u32 gi2cctl; /* 0x030 */
46 u32 gpvndctl;
47 u32 ggpio;
48 u32 guid;
49 u32 gsnpsid; /* 0x040 */
50 u32 ghwcfg1;
51 u32 ghwcfg2;
52 u32 ghwcfg3;
53 u32 ghwcfg4; /* 0x050 */
54 u32 glpmcfg;
55 u32 _pad_0x58_0x9c[42];
56 u32 hptxfsiz; /* 0x100 */
57 u32 dptxfsiz_dieptxf[15];
58 u32 _pad_0x140_0x3fc[176];
59 struct dwc2_host_regs host_regs; /* 0x400 */
60 u32 _pad_0x420_0x43c[8];
61 u32 hprt0; /* 0x440 */
62 u32 _pad_0x444_0x4fc[47];
63 struct dwc2_hc_regs hc_regs[16]; /* 0x500 */
64 u32 _pad_0x700_0xe00[448];
65 u32 pcgcctl; /* 0xe00 */
66};
67
68#define DWC2_GOTGCTL_SESREQSCS (1 << 0)
69#define DWC2_GOTGCTL_SESREQSCS_OFFSET 0
70#define DWC2_GOTGCTL_SESREQ (1 << 1)
71#define DWC2_GOTGCTL_SESREQ_OFFSET 1
72#define DWC2_GOTGCTL_HSTNEGSCS (1 << 8)
73#define DWC2_GOTGCTL_HSTNEGSCS_OFFSET 8
74#define DWC2_GOTGCTL_HNPREQ (1 << 9)
75#define DWC2_GOTGCTL_HNPREQ_OFFSET 9
76#define DWC2_GOTGCTL_HSTSETHNPEN (1 << 10)
77#define DWC2_GOTGCTL_HSTSETHNPEN_OFFSET 10
78#define DWC2_GOTGCTL_DEVHNPEN (1 << 11)
79#define DWC2_GOTGCTL_DEVHNPEN_OFFSET 11
80#define DWC2_GOTGCTL_CONIDSTS (1 << 16)
81#define DWC2_GOTGCTL_CONIDSTS_OFFSET 16
82#define DWC2_GOTGCTL_DBNCTIME (1 << 17)
83#define DWC2_GOTGCTL_DBNCTIME_OFFSET 17
84#define DWC2_GOTGCTL_ASESVLD (1 << 18)
85#define DWC2_GOTGCTL_ASESVLD_OFFSET 18
86#define DWC2_GOTGCTL_BSESVLD (1 << 19)
87#define DWC2_GOTGCTL_BSESVLD_OFFSET 19
88#define DWC2_GOTGCTL_OTGVER (1 << 20)
89#define DWC2_GOTGCTL_OTGVER_OFFSET 20
90#define DWC2_GOTGINT_SESENDDET (1 << 2)
91#define DWC2_GOTGINT_SESENDDET_OFFSET 2
92#define DWC2_GOTGINT_SESREQSUCSTSCHNG (1 << 8)
93#define DWC2_GOTGINT_SESREQSUCSTSCHNG_OFFSET 8
94#define DWC2_GOTGINT_HSTNEGSUCSTSCHNG (1 << 9)
95#define DWC2_GOTGINT_HSTNEGSUCSTSCHNG_OFFSET 9
96#define DWC2_GOTGINT_RESERVER10_16_MASK (0x7F << 10)
97#define DWC2_GOTGINT_RESERVER10_16_OFFSET 10
98#define DWC2_GOTGINT_HSTNEGDET (1 << 17)
99#define DWC2_GOTGINT_HSTNEGDET_OFFSET 17
100#define DWC2_GOTGINT_ADEVTOUTCHNG (1 << 18)
101#define DWC2_GOTGINT_ADEVTOUTCHNG_OFFSET 18
102#define DWC2_GOTGINT_DEBDONE (1 << 19)
103#define DWC2_GOTGINT_DEBDONE_OFFSET 19
104#define DWC2_GAHBCFG_GLBLINTRMSK (1 << 0)
105#define DWC2_GAHBCFG_GLBLINTRMSK_OFFSET 0
106#define DWC2_GAHBCFG_HBURSTLEN_SINGLE (0 << 1)
107#define DWC2_GAHBCFG_HBURSTLEN_INCR (1 << 1)
108#define DWC2_GAHBCFG_HBURSTLEN_INCR4 (3 << 1)
109#define DWC2_GAHBCFG_HBURSTLEN_INCR8 (5 << 1)
110#define DWC2_GAHBCFG_HBURSTLEN_INCR16 (7 << 1)
111#define DWC2_GAHBCFG_HBURSTLEN_MASK (0xF << 1)
112#define DWC2_GAHBCFG_HBURSTLEN_OFFSET 1
113#define DWC2_GAHBCFG_DMAENABLE (1 << 5)
114#define DWC2_GAHBCFG_DMAENABLE_OFFSET 5
115#define DWC2_GAHBCFG_NPTXFEMPLVL_TXFEMPLVL (1 << 7)
116#define DWC2_GAHBCFG_NPTXFEMPLVL_TXFEMPLVL_OFFSET 7
117#define DWC2_GAHBCFG_PTXFEMPLVL (1 << 8)
118#define DWC2_GAHBCFG_PTXFEMPLVL_OFFSET 8
119#define DWC2_GUSBCFG_TOUTCAL_MASK (0x7 << 0)
120#define DWC2_GUSBCFG_TOUTCAL_OFFSET 0
121#define DWC2_GUSBCFG_PHYIF (1 << 3)
122#define DWC2_GUSBCFG_PHYIF_OFFSET 3
123#define DWC2_GUSBCFG_ULPI_UTMI_SEL (1 << 4)
124#define DWC2_GUSBCFG_ULPI_UTMI_SEL_OFFSET 4
125#define DWC2_GUSBCFG_FSINTF (1 << 5)
126#define DWC2_GUSBCFG_FSINTF_OFFSET 5
127#define DWC2_GUSBCFG_PHYSEL (1 << 6)
128#define DWC2_GUSBCFG_PHYSEL_OFFSET 6
129#define DWC2_GUSBCFG_DDRSEL (1 << 7)
130#define DWC2_GUSBCFG_DDRSEL_OFFSET 7
131#define DWC2_GUSBCFG_SRPCAP (1 << 8)
132#define DWC2_GUSBCFG_SRPCAP_OFFSET 8
133#define DWC2_GUSBCFG_HNPCAP (1 << 9)
134#define DWC2_GUSBCFG_HNPCAP_OFFSET 9
135#define DWC2_GUSBCFG_USBTRDTIM_MASK (0xF << 10)
136#define DWC2_GUSBCFG_USBTRDTIM_OFFSET 10
137#define DWC2_GUSBCFG_NPTXFRWNDEN (1 << 14)
138#define DWC2_GUSBCFG_NPTXFRWNDEN_OFFSET 14
139#define DWC2_GUSBCFG_PHYLPWRCLKSEL (1 << 15)
140#define DWC2_GUSBCFG_PHYLPWRCLKSEL_OFFSET 15
141#define DWC2_GUSBCFG_OTGUTMIFSSEL (1 << 16)
142#define DWC2_GUSBCFG_OTGUTMIFSSEL_OFFSET 16
143#define DWC2_GUSBCFG_ULPI_FSLS (1 << 17)
144#define DWC2_GUSBCFG_ULPI_FSLS_OFFSET 17
145#define DWC2_GUSBCFG_ULPI_AUTO_RES (1 << 18)
146#define DWC2_GUSBCFG_ULPI_AUTO_RES_OFFSET 18
147#define DWC2_GUSBCFG_ULPI_CLK_SUS_M (1 << 19)
148#define DWC2_GUSBCFG_ULPI_CLK_SUS_M_OFFSET 19
149#define DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV (1 << 20)
150#define DWC2_GUSBCFG_ULPI_EXT_VBUS_DRV_OFFSET 20
151#define DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR (1 << 21)
152#define DWC2_GUSBCFG_ULPI_INT_VBUS_INDICATOR_OFFSET 21
153#define DWC2_GUSBCFG_TERM_SEL_DL_PULSE (1 << 22)
154#define DWC2_GUSBCFG_TERM_SEL_DL_PULSE_OFFSET 22
155#define DWC2_GUSBCFG_IC_USB_CAP (1 << 26)
156#define DWC2_GUSBCFG_IC_USB_CAP_OFFSET 26
157#define DWC2_GUSBCFG_IC_TRAFFIC_PULL_REMOVE (1 << 27)
158#define DWC2_GUSBCFG_IC_TRAFFIC_PULL_REMOVE_OFFSET 27
159#define DWC2_GUSBCFG_TX_END_DELAY (1 << 28)
160#define DWC2_GUSBCFG_TX_END_DELAY_OFFSET 28
161#define DWC2_GUSBCFG_FORCEHOSTMODE (1 << 29)
162#define DWC2_GUSBCFG_FORCEHOSTMODE_OFFSET 29
163#define DWC2_GUSBCFG_FORCEDEVMODE (1 << 30)
164#define DWC2_GUSBCFG_FORCEDEVMODE_OFFSET 30
165#define DWC2_GLPMCTL_LPM_CAP_EN (1 << 0)
166#define DWC2_GLPMCTL_LPM_CAP_EN_OFFSET 0
167#define DWC2_GLPMCTL_APPL_RESP (1 << 1)
168#define DWC2_GLPMCTL_APPL_RESP_OFFSET 1
169#define DWC2_GLPMCTL_HIRD_MASK (0xF << 2)
170#define DWC2_GLPMCTL_HIRD_OFFSET 2
171#define DWC2_GLPMCTL_REM_WKUP_EN (1 << 6)
172#define DWC2_GLPMCTL_REM_WKUP_EN_OFFSET 6
173#define DWC2_GLPMCTL_EN_UTMI_SLEEP (1 << 7)
174#define DWC2_GLPMCTL_EN_UTMI_SLEEP_OFFSET 7
175#define DWC2_GLPMCTL_HIRD_THRES_MASK (0x1F << 8)
176#define DWC2_GLPMCTL_HIRD_THRES_OFFSET 8
177#define DWC2_GLPMCTL_LPM_RESP_MASK (0x3 << 13)
178#define DWC2_GLPMCTL_LPM_RESP_OFFSET 13
179#define DWC2_GLPMCTL_PRT_SLEEP_STS (1 << 15)
180#define DWC2_GLPMCTL_PRT_SLEEP_STS_OFFSET 15
181#define DWC2_GLPMCTL_SLEEP_STATE_RESUMEOK (1 << 16)
182#define DWC2_GLPMCTL_SLEEP_STATE_RESUMEOK_OFFSET 16
183#define DWC2_GLPMCTL_LPM_CHAN_INDEX_MASK (0xF << 17)
184#define DWC2_GLPMCTL_LPM_CHAN_INDEX_OFFSET 17
185#define DWC2_GLPMCTL_RETRY_COUNT_MASK (0x7 << 21)
186#define DWC2_GLPMCTL_RETRY_COUNT_OFFSET 21
187#define DWC2_GLPMCTL_SEND_LPM (1 << 24)
188#define DWC2_GLPMCTL_SEND_LPM_OFFSET 24
189#define DWC2_GLPMCTL_RETRY_COUNT_STS_MASK (0x7 << 25)
190#define DWC2_GLPMCTL_RETRY_COUNT_STS_OFFSET 25
191#define DWC2_GLPMCTL_HSIC_CONNECT (1 << 30)
192#define DWC2_GLPMCTL_HSIC_CONNECT_OFFSET 30
193#define DWC2_GLPMCTL_INV_SEL_HSIC (1 << 31)
194#define DWC2_GLPMCTL_INV_SEL_HSIC_OFFSET 31
195#define DWC2_GRSTCTL_CSFTRST (1 << 0)
196#define DWC2_GRSTCTL_CSFTRST_OFFSET 0
197#define DWC2_GRSTCTL_HSFTRST (1 << 1)
198#define DWC2_GRSTCTL_HSFTRST_OFFSET 1
199#define DWC2_GRSTCTL_HSTFRM (1 << 2)
200#define DWC2_GRSTCTL_HSTFRM_OFFSET 2
201#define DWC2_GRSTCTL_INTKNQFLSH (1 << 3)
202#define DWC2_GRSTCTL_INTKNQFLSH_OFFSET 3
203#define DWC2_GRSTCTL_RXFFLSH (1 << 4)
204#define DWC2_GRSTCTL_RXFFLSH_OFFSET 4
205#define DWC2_GRSTCTL_TXFFLSH (1 << 5)
206#define DWC2_GRSTCTL_TXFFLSH_OFFSET 5
207#define DWC2_GRSTCTL_TXFNUM_MASK (0x1F << 6)
208#define DWC2_GRSTCTL_TXFNUM_OFFSET 6
209#define DWC2_GRSTCTL_DMAREQ (1 << 30)
210#define DWC2_GRSTCTL_DMAREQ_OFFSET 30
211#define DWC2_GRSTCTL_AHBIDLE (1 << 31)
212#define DWC2_GRSTCTL_AHBIDLE_OFFSET 31
213#define DWC2_GINTMSK_MODEMISMATCH (1 << 1)
214#define DWC2_GINTMSK_MODEMISMATCH_OFFSET 1
215#define DWC2_GINTMSK_OTGINTR (1 << 2)
216#define DWC2_GINTMSK_OTGINTR_OFFSET 2
217#define DWC2_GINTMSK_SOFINTR (1 << 3)
218#define DWC2_GINTMSK_SOFINTR_OFFSET 3
219#define DWC2_GINTMSK_RXSTSQLVL (1 << 4)
220#define DWC2_GINTMSK_RXSTSQLVL_OFFSET 4
221#define DWC2_GINTMSK_NPTXFEMPTY (1 << 5)
222#define DWC2_GINTMSK_NPTXFEMPTY_OFFSET 5
223#define DWC2_GINTMSK_GINNAKEFF (1 << 6)
224#define DWC2_GINTMSK_GINNAKEFF_OFFSET 6
225#define DWC2_GINTMSK_GOUTNAKEFF (1 << 7)
226#define DWC2_GINTMSK_GOUTNAKEFF_OFFSET 7
227#define DWC2_GINTMSK_I2CINTR (1 << 9)
228#define DWC2_GINTMSK_I2CINTR_OFFSET 9
229#define DWC2_GINTMSK_ERLYSUSPEND (1 << 10)
230#define DWC2_GINTMSK_ERLYSUSPEND_OFFSET 10
231#define DWC2_GINTMSK_USBSUSPEND (1 << 11)
232#define DWC2_GINTMSK_USBSUSPEND_OFFSET 11
233#define DWC2_GINTMSK_USBRESET (1 << 12)
234#define DWC2_GINTMSK_USBRESET_OFFSET 12
235#define DWC2_GINTMSK_ENUMDONE (1 << 13)
236#define DWC2_GINTMSK_ENUMDONE_OFFSET 13
237#define DWC2_GINTMSK_ISOOUTDROP (1 << 14)
238#define DWC2_GINTMSK_ISOOUTDROP_OFFSET 14
239#define DWC2_GINTMSK_EOPFRAME (1 << 15)
240#define DWC2_GINTMSK_EOPFRAME_OFFSET 15
241#define DWC2_GINTMSK_EPMISMATCH (1 << 17)
242#define DWC2_GINTMSK_EPMISMATCH_OFFSET 17
243#define DWC2_GINTMSK_INEPINTR (1 << 18)
244#define DWC2_GINTMSK_INEPINTR_OFFSET 18
245#define DWC2_GINTMSK_OUTEPINTR (1 << 19)
246#define DWC2_GINTMSK_OUTEPINTR_OFFSET 19
247#define DWC2_GINTMSK_INCOMPLISOIN (1 << 20)
248#define DWC2_GINTMSK_INCOMPLISOIN_OFFSET 20
249#define DWC2_GINTMSK_INCOMPLISOOUT (1 << 21)
250#define DWC2_GINTMSK_INCOMPLISOOUT_OFFSET 21
251#define DWC2_GINTMSK_PORTINTR (1 << 24)
252#define DWC2_GINTMSK_PORTINTR_OFFSET 24
253#define DWC2_GINTMSK_HCINTR (1 << 25)
254#define DWC2_GINTMSK_HCINTR_OFFSET 25
255#define DWC2_GINTMSK_PTXFEMPTY (1 << 26)
256#define DWC2_GINTMSK_PTXFEMPTY_OFFSET 26
257#define DWC2_GINTMSK_LPMTRANRCVD (1 << 27)
258#define DWC2_GINTMSK_LPMTRANRCVD_OFFSET 27
259#define DWC2_GINTMSK_CONIDSTSCHNG (1 << 28)
260#define DWC2_GINTMSK_CONIDSTSCHNG_OFFSET 28
261#define DWC2_GINTMSK_DISCONNECT (1 << 29)
262#define DWC2_GINTMSK_DISCONNECT_OFFSET 29
263#define DWC2_GINTMSK_SESSREQINTR (1 << 30)
264#define DWC2_GINTMSK_SESSREQINTR_OFFSET 30
265#define DWC2_GINTMSK_WKUPINTR (1 << 31)
266#define DWC2_GINTMSK_WKUPINTR_OFFSET 31
267#define DWC2_GINTSTS_CURMODE_DEVICE (0 << 0)
268#define DWC2_GINTSTS_CURMODE_HOST (1 << 0)
269#define DWC2_GINTSTS_CURMODE (1 << 0)
270#define DWC2_GINTSTS_CURMODE_OFFSET 0
271#define DWC2_GINTSTS_MODEMISMATCH (1 << 1)
272#define DWC2_GINTSTS_MODEMISMATCH_OFFSET 1
273#define DWC2_GINTSTS_OTGINTR (1 << 2)
274#define DWC2_GINTSTS_OTGINTR_OFFSET 2
275#define DWC2_GINTSTS_SOFINTR (1 << 3)
276#define DWC2_GINTSTS_SOFINTR_OFFSET 3
277#define DWC2_GINTSTS_RXSTSQLVL (1 << 4)
278#define DWC2_GINTSTS_RXSTSQLVL_OFFSET 4
279#define DWC2_GINTSTS_NPTXFEMPTY (1 << 5)
280#define DWC2_GINTSTS_NPTXFEMPTY_OFFSET 5
281#define DWC2_GINTSTS_GINNAKEFF (1 << 6)
282#define DWC2_GINTSTS_GINNAKEFF_OFFSET 6
283#define DWC2_GINTSTS_GOUTNAKEFF (1 << 7)
284#define DWC2_GINTSTS_GOUTNAKEFF_OFFSET 7
285#define DWC2_GINTSTS_I2CINTR (1 << 9)
286#define DWC2_GINTSTS_I2CINTR_OFFSET 9
287#define DWC2_GINTSTS_ERLYSUSPEND (1 << 10)
288#define DWC2_GINTSTS_ERLYSUSPEND_OFFSET 10
289#define DWC2_GINTSTS_USBSUSPEND (1 << 11)
290#define DWC2_GINTSTS_USBSUSPEND_OFFSET 11
291#define DWC2_GINTSTS_USBRESET (1 << 12)
292#define DWC2_GINTSTS_USBRESET_OFFSET 12
293#define DWC2_GINTSTS_ENUMDONE (1 << 13)
294#define DWC2_GINTSTS_ENUMDONE_OFFSET 13
295#define DWC2_GINTSTS_ISOOUTDROP (1 << 14)
296#define DWC2_GINTSTS_ISOOUTDROP_OFFSET 14
297#define DWC2_GINTSTS_EOPFRAME (1 << 15)
298#define DWC2_GINTSTS_EOPFRAME_OFFSET 15
299#define DWC2_GINTSTS_INTOKENRX (1 << 16)
300#define DWC2_GINTSTS_INTOKENRX_OFFSET 16
301#define DWC2_GINTSTS_EPMISMATCH (1 << 17)
302#define DWC2_GINTSTS_EPMISMATCH_OFFSET 17
303#define DWC2_GINTSTS_INEPINT (1 << 18)
304#define DWC2_GINTSTS_INEPINT_OFFSET 18
305#define DWC2_GINTSTS_OUTEPINTR (1 << 19)
306#define DWC2_GINTSTS_OUTEPINTR_OFFSET 19
307#define DWC2_GINTSTS_INCOMPLISOIN (1 << 20)
308#define DWC2_GINTSTS_INCOMPLISOIN_OFFSET 20
309#define DWC2_GINTSTS_INCOMPLISOOUT (1 << 21)
310#define DWC2_GINTSTS_INCOMPLISOOUT_OFFSET 21
311#define DWC2_GINTSTS_PORTINTR (1 << 24)
312#define DWC2_GINTSTS_PORTINTR_OFFSET 24
313#define DWC2_GINTSTS_HCINTR (1 << 25)
314#define DWC2_GINTSTS_HCINTR_OFFSET 25
315#define DWC2_GINTSTS_PTXFEMPTY (1 << 26)
316#define DWC2_GINTSTS_PTXFEMPTY_OFFSET 26
317#define DWC2_GINTSTS_LPMTRANRCVD (1 << 27)
318#define DWC2_GINTSTS_LPMTRANRCVD_OFFSET 27
319#define DWC2_GINTSTS_CONIDSTSCHNG (1 << 28)
320#define DWC2_GINTSTS_CONIDSTSCHNG_OFFSET 28
321#define DWC2_GINTSTS_DISCONNECT (1 << 29)
322#define DWC2_GINTSTS_DISCONNECT_OFFSET 29
323#define DWC2_GINTSTS_SESSREQINTR (1 << 30)
324#define DWC2_GINTSTS_SESSREQINTR_OFFSET 30
325#define DWC2_GINTSTS_WKUPINTR (1 << 31)
326#define DWC2_GINTSTS_WKUPINTR_OFFSET 31
327#define DWC2_GRXSTS_EPNUM_MASK (0xF << 0)
328#define DWC2_GRXSTS_EPNUM_OFFSET 0
329#define DWC2_GRXSTS_BCNT_MASK (0x7FF << 4)
330#define DWC2_GRXSTS_BCNT_OFFSET 4
331#define DWC2_GRXSTS_DPID_MASK (0x3 << 15)
332#define DWC2_GRXSTS_DPID_OFFSET 15
333#define DWC2_GRXSTS_PKTSTS_MASK (0xF << 17)
334#define DWC2_GRXSTS_PKTSTS_OFFSET 17
335#define DWC2_GRXSTS_FN_MASK (0xF << 21)
336#define DWC2_GRXSTS_FN_OFFSET 21
337#define DWC2_FIFOSIZE_STARTADDR_MASK (0xFFFF << 0)
338#define DWC2_FIFOSIZE_STARTADDR_OFFSET 0
339#define DWC2_FIFOSIZE_DEPTH_MASK (0xFFFF << 16)
340#define DWC2_FIFOSIZE_DEPTH_OFFSET 16
341#define DWC2_GNPTXSTS_NPTXFSPCAVAIL_MASK (0xFFFF << 0)
342#define DWC2_GNPTXSTS_NPTXFSPCAVAIL_OFFSET 0
343#define DWC2_GNPTXSTS_NPTXQSPCAVAIL_MASK (0xFF << 16)
344#define DWC2_GNPTXSTS_NPTXQSPCAVAIL_OFFSET 16
345#define DWC2_GNPTXSTS_NPTXQTOP_TERMINATE (1 << 24)
346#define DWC2_GNPTXSTS_NPTXQTOP_TERMINATE_OFFSET 24
347#define DWC2_GNPTXSTS_NPTXQTOP_TOKEN_MASK (0x3 << 25)
348#define DWC2_GNPTXSTS_NPTXQTOP_TOKEN_OFFSET 25
349#define DWC2_GNPTXSTS_NPTXQTOP_CHNEP_MASK (0xF << 27)
350#define DWC2_GNPTXSTS_NPTXQTOP_CHNEP_OFFSET 27
351#define DWC2_DTXFSTS_TXFSPCAVAIL_MASK (0xFFFF << 0)
352#define DWC2_DTXFSTS_TXFSPCAVAIL_OFFSET 0
353#define DWC2_GI2CCTL_RWDATA_MASK (0xFF << 0)
354#define DWC2_GI2CCTL_RWDATA_OFFSET 0
355#define DWC2_GI2CCTL_REGADDR_MASK (0xFF << 8)
356#define DWC2_GI2CCTL_REGADDR_OFFSET 8
357#define DWC2_GI2CCTL_ADDR_MASK (0x7F << 16)
358#define DWC2_GI2CCTL_ADDR_OFFSET 16
359#define DWC2_GI2CCTL_I2CEN (1 << 23)
360#define DWC2_GI2CCTL_I2CEN_OFFSET 23
361#define DWC2_GI2CCTL_ACK (1 << 24)
362#define DWC2_GI2CCTL_ACK_OFFSET 24
363#define DWC2_GI2CCTL_I2CSUSPCTL (1 << 25)
364#define DWC2_GI2CCTL_I2CSUSPCTL_OFFSET 25
365#define DWC2_GI2CCTL_I2CDEVADDR_MASK (0x3 << 26)
366#define DWC2_GI2CCTL_I2CDEVADDR_OFFSET 26
367#define DWC2_GI2CCTL_RW (1 << 30)
368#define DWC2_GI2CCTL_RW_OFFSET 30
369#define DWC2_GI2CCTL_BSYDNE (1 << 31)
370#define DWC2_GI2CCTL_BSYDNE_OFFSET 31
371#define DWC2_HWCFG1_EP_DIR0_MASK (0x3 << 0)
372#define DWC2_HWCFG1_EP_DIR0_OFFSET 0
373#define DWC2_HWCFG1_EP_DIR1_MASK (0x3 << 2)
374#define DWC2_HWCFG1_EP_DIR1_OFFSET 2
375#define DWC2_HWCFG1_EP_DIR2_MASK (0x3 << 4)
376#define DWC2_HWCFG1_EP_DIR2_OFFSET 4
377#define DWC2_HWCFG1_EP_DIR3_MASK (0x3 << 6)
378#define DWC2_HWCFG1_EP_DIR3_OFFSET 6
379#define DWC2_HWCFG1_EP_DIR4_MASK (0x3 << 8)
380#define DWC2_HWCFG1_EP_DIR4_OFFSET 8
381#define DWC2_HWCFG1_EP_DIR5_MASK (0x3 << 10)
382#define DWC2_HWCFG1_EP_DIR5_OFFSET 10
383#define DWC2_HWCFG1_EP_DIR6_MASK (0x3 << 12)
384#define DWC2_HWCFG1_EP_DIR6_OFFSET 12
385#define DWC2_HWCFG1_EP_DIR7_MASK (0x3 << 14)
386#define DWC2_HWCFG1_EP_DIR7_OFFSET 14
387#define DWC2_HWCFG1_EP_DIR8_MASK (0x3 << 16)
388#define DWC2_HWCFG1_EP_DIR8_OFFSET 16
389#define DWC2_HWCFG1_EP_DIR9_MASK (0x3 << 18)
390#define DWC2_HWCFG1_EP_DIR9_OFFSET 18
391#define DWC2_HWCFG1_EP_DIR10_MASK (0x3 << 20)
392#define DWC2_HWCFG1_EP_DIR10_OFFSET 20
393#define DWC2_HWCFG1_EP_DIR11_MASK (0x3 << 22)
394#define DWC2_HWCFG1_EP_DIR11_OFFSET 22
395#define DWC2_HWCFG1_EP_DIR12_MASK (0x3 << 24)
396#define DWC2_HWCFG1_EP_DIR12_OFFSET 24
397#define DWC2_HWCFG1_EP_DIR13_MASK (0x3 << 26)
398#define DWC2_HWCFG1_EP_DIR13_OFFSET 26
399#define DWC2_HWCFG1_EP_DIR14_MASK (0x3 << 28)
400#define DWC2_HWCFG1_EP_DIR14_OFFSET 28
401#define DWC2_HWCFG1_EP_DIR15_MASK (0x3 << 30)
402#define DWC2_HWCFG1_EP_DIR15_OFFSET 30
403#define DWC2_HWCFG2_OP_MODE_MASK (0x7 << 0)
404#define DWC2_HWCFG2_OP_MODE_OFFSET 0
405#define DWC2_HWCFG2_ARCHITECTURE_SLAVE_ONLY (0x0 << 3)
406#define DWC2_HWCFG2_ARCHITECTURE_EXT_DMA (0x1 << 3)
407#define DWC2_HWCFG2_ARCHITECTURE_INT_DMA (0x2 << 3)
408#define DWC2_HWCFG2_ARCHITECTURE_MASK (0x3 << 3)
409#define DWC2_HWCFG2_ARCHITECTURE_OFFSET 3
410#define DWC2_HWCFG2_POINT2POINT (1 << 5)
411#define DWC2_HWCFG2_POINT2POINT_OFFSET 5
412#define DWC2_HWCFG2_HS_PHY_TYPE_MASK (0x3 << 6)
413#define DWC2_HWCFG2_HS_PHY_TYPE_OFFSET 6
414#define DWC2_HWCFG2_FS_PHY_TYPE_MASK (0x3 << 8)
415#define DWC2_HWCFG2_FS_PHY_TYPE_OFFSET 8
416#define DWC2_HWCFG2_NUM_DEV_EP_MASK (0xF << 10)
417#define DWC2_HWCFG2_NUM_DEV_EP_OFFSET 10
418#define DWC2_HWCFG2_NUM_HOST_CHAN_MASK (0xF << 14)
419#define DWC2_HWCFG2_NUM_HOST_CHAN_OFFSET 14
420#define DWC2_HWCFG2_PERIO_EP_SUPPORTED (1 << 18)
421#define DWC2_HWCFG2_PERIO_EP_SUPPORTED_OFFSET 18
422#define DWC2_HWCFG2_DYNAMIC_FIFO (1 << 19)
423#define DWC2_HWCFG2_DYNAMIC_FIFO_OFFSET 19
424#define DWC2_HWCFG2_MULTI_PROC_INT (1 << 20)
425#define DWC2_HWCFG2_MULTI_PROC_INT_OFFSET 20
426#define DWC2_HWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22)
427#define DWC2_HWCFG2_NONPERIO_TX_Q_DEPTH_OFFSET 22
428#define DWC2_HWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24)
429#define DWC2_HWCFG2_HOST_PERIO_TX_Q_DEPTH_OFFSET 24
430#define DWC2_HWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1F << 26)
431#define DWC2_HWCFG2_DEV_TOKEN_Q_DEPTH_OFFSET 26
432#define DWC2_HWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xF << 0)
433#define DWC2_HWCFG3_XFER_SIZE_CNTR_WIDTH_OFFSET 0
434#define DWC2_HWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4)
435#define DWC2_HWCFG3_PACKET_SIZE_CNTR_WIDTH_OFFSET 4
436#define DWC2_HWCFG3_OTG_FUNC (1 << 7)
437#define DWC2_HWCFG3_OTG_FUNC_OFFSET 7
438#define DWC2_HWCFG3_I2C (1 << 8)
439#define DWC2_HWCFG3_I2C_OFFSET 8
440#define DWC2_HWCFG3_VENDOR_CTRL_IF (1 << 9)
441#define DWC2_HWCFG3_VENDOR_CTRL_IF_OFFSET 9
442#define DWC2_HWCFG3_OPTIONAL_FEATURES (1 << 10)
443#define DWC2_HWCFG3_OPTIONAL_FEATURES_OFFSET 10
444#define DWC2_HWCFG3_SYNCH_RESET_TYPE (1 << 11)
445#define DWC2_HWCFG3_SYNCH_RESET_TYPE_OFFSET 11
446#define DWC2_HWCFG3_OTG_ENABLE_IC_USB (1 << 12)
447#define DWC2_HWCFG3_OTG_ENABLE_IC_USB_OFFSET 12
448#define DWC2_HWCFG3_OTG_ENABLE_HSIC (1 << 13)
449#define DWC2_HWCFG3_OTG_ENABLE_HSIC_OFFSET 13
450#define DWC2_HWCFG3_OTG_LPM_EN (1 << 15)
451#define DWC2_HWCFG3_OTG_LPM_EN_OFFSET 15
452#define DWC2_HWCFG3_DFIFO_DEPTH_MASK (0xFFFF << 16)
453#define DWC2_HWCFG3_DFIFO_DEPTH_OFFSET 16
454#define DWC2_HWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xF << 0)
455#define DWC2_HWCFG4_NUM_DEV_PERIO_IN_EP_OFFSET 0
456#define DWC2_HWCFG4_POWER_OPTIMIZ (1 << 4)
457#define DWC2_HWCFG4_POWER_OPTIMIZ_OFFSET 4
458#define DWC2_HWCFG4_MIN_AHB_FREQ_MASK (0x1FF << 5)
459#define DWC2_HWCFG4_MIN_AHB_FREQ_OFFSET 5
460#define DWC2_HWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14)
461#define DWC2_HWCFG4_UTMI_PHY_DATA_WIDTH_OFFSET 14
462#define DWC2_HWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xF << 16)
463#define DWC2_HWCFG4_NUM_DEV_MODE_CTRL_EP_OFFSET 16
464#define DWC2_HWCFG4_IDDIG_FILT_EN (1 << 20)
465#define DWC2_HWCFG4_IDDIG_FILT_EN_OFFSET 20
466#define DWC2_HWCFG4_VBUS_VALID_FILT_EN (1 << 21)
467#define DWC2_HWCFG4_VBUS_VALID_FILT_EN_OFFSET 21
468#define DWC2_HWCFG4_A_VALID_FILT_EN (1 << 22)
469#define DWC2_HWCFG4_A_VALID_FILT_EN_OFFSET 22
470#define DWC2_HWCFG4_B_VALID_FILT_EN (1 << 23)
471#define DWC2_HWCFG4_B_VALID_FILT_EN_OFFSET 23
472#define DWC2_HWCFG4_SESSION_END_FILT_EN (1 << 24)
473#define DWC2_HWCFG4_SESSION_END_FILT_EN_OFFSET 24
474#define DWC2_HWCFG4_DED_FIFO_EN (1 << 25)
475#define DWC2_HWCFG4_DED_FIFO_EN_OFFSET 25
476#define DWC2_HWCFG4_NUM_IN_EPS_MASK (0xF << 26)
477#define DWC2_HWCFG4_NUM_IN_EPS_OFFSET 26
478#define DWC2_HWCFG4_DESC_DMA (1 << 30)
479#define DWC2_HWCFG4_DESC_DMA_OFFSET 30
480#define DWC2_HWCFG4_DESC_DMA_DYN (1 << 31)
481#define DWC2_HWCFG4_DESC_DMA_DYN_OFFSET 31
482#define DWC2_HCFG_FSLSPCLKSEL_30_60_MHZ 0
483#define DWC2_HCFG_FSLSPCLKSEL_48_MHZ 1
484#define DWC2_HCFG_FSLSPCLKSEL_6_MHZ 2
485#define DWC2_HCFG_FSLSPCLKSEL_MASK (0x3 << 0)
486#define DWC2_HCFG_FSLSPCLKSEL_OFFSET 0
487#define DWC2_HCFG_FSLSSUPP (1 << 2)
488#define DWC2_HCFG_FSLSSUPP_OFFSET 2
489#define DWC2_HCFG_DESCDMA (1 << 23)
490#define DWC2_HCFG_DESCDMA_OFFSET 23
491#define DWC2_HCFG_FRLISTEN_MASK (0x3 << 24)
492#define DWC2_HCFG_FRLISTEN_OFFSET 24
493#define DWC2_HCFG_PERSCHEDENA (1 << 26)
494#define DWC2_HCFG_PERSCHEDENA_OFFSET 26
495#define DWC2_HCFG_PERSCHEDSTAT (1 << 27)
496#define DWC2_HCFG_PERSCHEDSTAT_OFFSET 27
497#define DWC2_HFIR_FRINT_MASK (0xFFFF << 0)
498#define DWC2_HFIR_FRINT_OFFSET 0
499#define DWC2_HFNUM_FRNUM_MASK (0xFFFF << 0)
500#define DWC2_HFNUM_FRNUM_OFFSET 0
501#define DWC2_HFNUM_FRREM_MASK (0xFFFF << 16)
502#define DWC2_HFNUM_FRREM_OFFSET 16
Stefan Brünsd2ff51b2016-01-17 04:09:56 +0100503#define DWC2_HFNUM_MAX_FRNUM 0x3FFF
Oleksandr Tymoshenko6e9e0622014-02-01 21:51:25 -0700504#define DWC2_HPTXSTS_PTXFSPCAVAIL_MASK (0xFFFF << 0)
505#define DWC2_HPTXSTS_PTXFSPCAVAIL_OFFSET 0
506#define DWC2_HPTXSTS_PTXQSPCAVAIL_MASK (0xFF << 16)
507#define DWC2_HPTXSTS_PTXQSPCAVAIL_OFFSET 16
508#define DWC2_HPTXSTS_PTXQTOP_TERMINATE (1 << 24)
509#define DWC2_HPTXSTS_PTXQTOP_TERMINATE_OFFSET 24
510#define DWC2_HPTXSTS_PTXQTOP_TOKEN_MASK (0x3 << 25)
511#define DWC2_HPTXSTS_PTXQTOP_TOKEN_OFFSET 25
512#define DWC2_HPTXSTS_PTXQTOP_CHNUM_MASK (0xF << 27)
513#define DWC2_HPTXSTS_PTXQTOP_CHNUM_OFFSET 27
514#define DWC2_HPTXSTS_PTXQTOP_ODD (1 << 31)
515#define DWC2_HPTXSTS_PTXQTOP_ODD_OFFSET 31
516#define DWC2_HPRT0_PRTCONNSTS (1 << 0)
517#define DWC2_HPRT0_PRTCONNSTS_OFFSET 0
518#define DWC2_HPRT0_PRTCONNDET (1 << 1)
519#define DWC2_HPRT0_PRTCONNDET_OFFSET 1
520#define DWC2_HPRT0_PRTENA (1 << 2)
521#define DWC2_HPRT0_PRTENA_OFFSET 2
522#define DWC2_HPRT0_PRTENCHNG (1 << 3)
523#define DWC2_HPRT0_PRTENCHNG_OFFSET 3
524#define DWC2_HPRT0_PRTOVRCURRACT (1 << 4)
525#define DWC2_HPRT0_PRTOVRCURRACT_OFFSET 4
526#define DWC2_HPRT0_PRTOVRCURRCHNG (1 << 5)
527#define DWC2_HPRT0_PRTOVRCURRCHNG_OFFSET 5
528#define DWC2_HPRT0_PRTRES (1 << 6)
529#define DWC2_HPRT0_PRTRES_OFFSET 6
530#define DWC2_HPRT0_PRTSUSP (1 << 7)
531#define DWC2_HPRT0_PRTSUSP_OFFSET 7
532#define DWC2_HPRT0_PRTRST (1 << 8)
533#define DWC2_HPRT0_PRTRST_OFFSET 8
534#define DWC2_HPRT0_PRTLNSTS_MASK (0x3 << 10)
535#define DWC2_HPRT0_PRTLNSTS_OFFSET 10
536#define DWC2_HPRT0_PRTPWR (1 << 12)
537#define DWC2_HPRT0_PRTPWR_OFFSET 12
538#define DWC2_HPRT0_PRTTSTCTL_MASK (0xF << 13)
539#define DWC2_HPRT0_PRTTSTCTL_OFFSET 13
Stephen Warren4748cce2015-03-27 21:55:38 -0600540#define DWC2_HPRT0_PRTSPD_HIGH (0 << 17)
541#define DWC2_HPRT0_PRTSPD_FULL (1 << 17)
542#define DWC2_HPRT0_PRTSPD_LOW (2 << 17)
Oleksandr Tymoshenko6e9e0622014-02-01 21:51:25 -0700543#define DWC2_HPRT0_PRTSPD_MASK (0x3 << 17)
544#define DWC2_HPRT0_PRTSPD_OFFSET 17
545#define DWC2_HAINT_CH0 (1 << 0)
546#define DWC2_HAINT_CH0_OFFSET 0
547#define DWC2_HAINT_CH1 (1 << 1)
548#define DWC2_HAINT_CH1_OFFSET 1
549#define DWC2_HAINT_CH2 (1 << 2)
550#define DWC2_HAINT_CH2_OFFSET 2
551#define DWC2_HAINT_CH3 (1 << 3)
552#define DWC2_HAINT_CH3_OFFSET 3
553#define DWC2_HAINT_CH4 (1 << 4)
554#define DWC2_HAINT_CH4_OFFSET 4
555#define DWC2_HAINT_CH5 (1 << 5)
556#define DWC2_HAINT_CH5_OFFSET 5
557#define DWC2_HAINT_CH6 (1 << 6)
558#define DWC2_HAINT_CH6_OFFSET 6
559#define DWC2_HAINT_CH7 (1 << 7)
560#define DWC2_HAINT_CH7_OFFSET 7
561#define DWC2_HAINT_CH8 (1 << 8)
562#define DWC2_HAINT_CH8_OFFSET 8
563#define DWC2_HAINT_CH9 (1 << 9)
564#define DWC2_HAINT_CH9_OFFSET 9
565#define DWC2_HAINT_CH10 (1 << 10)
566#define DWC2_HAINT_CH10_OFFSET 10
567#define DWC2_HAINT_CH11 (1 << 11)
568#define DWC2_HAINT_CH11_OFFSET 11
569#define DWC2_HAINT_CH12 (1 << 12)
570#define DWC2_HAINT_CH12_OFFSET 12
571#define DWC2_HAINT_CH13 (1 << 13)
572#define DWC2_HAINT_CH13_OFFSET 13
573#define DWC2_HAINT_CH14 (1 << 14)
574#define DWC2_HAINT_CH14_OFFSET 14
575#define DWC2_HAINT_CH15 (1 << 15)
576#define DWC2_HAINT_CH15_OFFSET 15
577#define DWC2_HAINT_CHINT_MASK 0xffff
578#define DWC2_HAINT_CHINT_OFFSET 0
579#define DWC2_HAINTMSK_CH0 (1 << 0)
580#define DWC2_HAINTMSK_CH0_OFFSET 0
581#define DWC2_HAINTMSK_CH1 (1 << 1)
582#define DWC2_HAINTMSK_CH1_OFFSET 1
583#define DWC2_HAINTMSK_CH2 (1 << 2)
584#define DWC2_HAINTMSK_CH2_OFFSET 2
585#define DWC2_HAINTMSK_CH3 (1 << 3)
586#define DWC2_HAINTMSK_CH3_OFFSET 3
587#define DWC2_HAINTMSK_CH4 (1 << 4)
588#define DWC2_HAINTMSK_CH4_OFFSET 4
589#define DWC2_HAINTMSK_CH5 (1 << 5)
590#define DWC2_HAINTMSK_CH5_OFFSET 5
591#define DWC2_HAINTMSK_CH6 (1 << 6)
592#define DWC2_HAINTMSK_CH6_OFFSET 6
593#define DWC2_HAINTMSK_CH7 (1 << 7)
594#define DWC2_HAINTMSK_CH7_OFFSET 7
595#define DWC2_HAINTMSK_CH8 (1 << 8)
596#define DWC2_HAINTMSK_CH8_OFFSET 8
597#define DWC2_HAINTMSK_CH9 (1 << 9)
598#define DWC2_HAINTMSK_CH9_OFFSET 9
599#define DWC2_HAINTMSK_CH10 (1 << 10)
600#define DWC2_HAINTMSK_CH10_OFFSET 10
601#define DWC2_HAINTMSK_CH11 (1 << 11)
602#define DWC2_HAINTMSK_CH11_OFFSET 11
603#define DWC2_HAINTMSK_CH12 (1 << 12)
604#define DWC2_HAINTMSK_CH12_OFFSET 12
605#define DWC2_HAINTMSK_CH13 (1 << 13)
606#define DWC2_HAINTMSK_CH13_OFFSET 13
607#define DWC2_HAINTMSK_CH14 (1 << 14)
608#define DWC2_HAINTMSK_CH14_OFFSET 14
609#define DWC2_HAINTMSK_CH15 (1 << 15)
610#define DWC2_HAINTMSK_CH15_OFFSET 15
611#define DWC2_HAINTMSK_CHINT_MASK 0xffff
612#define DWC2_HAINTMSK_CHINT_OFFSET 0
613#define DWC2_HCCHAR_MPS_MASK (0x7FF << 0)
614#define DWC2_HCCHAR_MPS_OFFSET 0
615#define DWC2_HCCHAR_EPNUM_MASK (0xF << 11)
616#define DWC2_HCCHAR_EPNUM_OFFSET 11
617#define DWC2_HCCHAR_EPDIR (1 << 15)
618#define DWC2_HCCHAR_EPDIR_OFFSET 15
619#define DWC2_HCCHAR_LSPDDEV (1 << 17)
620#define DWC2_HCCHAR_LSPDDEV_OFFSET 17
621#define DWC2_HCCHAR_EPTYPE_CONTROL 0
622#define DWC2_HCCHAR_EPTYPE_ISOC 1
623#define DWC2_HCCHAR_EPTYPE_BULK 2
624#define DWC2_HCCHAR_EPTYPE_INTR 3
625#define DWC2_HCCHAR_EPTYPE_MASK (0x3 << 18)
626#define DWC2_HCCHAR_EPTYPE_OFFSET 18
627#define DWC2_HCCHAR_MULTICNT_MASK (0x3 << 20)
628#define DWC2_HCCHAR_MULTICNT_OFFSET 20
629#define DWC2_HCCHAR_DEVADDR_MASK (0x7F << 22)
630#define DWC2_HCCHAR_DEVADDR_OFFSET 22
631#define DWC2_HCCHAR_ODDFRM (1 << 29)
632#define DWC2_HCCHAR_ODDFRM_OFFSET 29
633#define DWC2_HCCHAR_CHDIS (1 << 30)
634#define DWC2_HCCHAR_CHDIS_OFFSET 30
635#define DWC2_HCCHAR_CHEN (1 << 31)
636#define DWC2_HCCHAR_CHEN_OFFSET 31
637#define DWC2_HCSPLT_PRTADDR_MASK (0x7F << 0)
638#define DWC2_HCSPLT_PRTADDR_OFFSET 0
639#define DWC2_HCSPLT_HUBADDR_MASK (0x7F << 7)
640#define DWC2_HCSPLT_HUBADDR_OFFSET 7
641#define DWC2_HCSPLT_XACTPOS_MASK (0x3 << 14)
642#define DWC2_HCSPLT_XACTPOS_OFFSET 14
643#define DWC2_HCSPLT_COMPSPLT (1 << 16)
644#define DWC2_HCSPLT_COMPSPLT_OFFSET 16
645#define DWC2_HCSPLT_SPLTENA (1 << 31)
646#define DWC2_HCSPLT_SPLTENA_OFFSET 31
647#define DWC2_HCINT_XFERCOMP (1 << 0)
648#define DWC2_HCINT_XFERCOMP_OFFSET 0
649#define DWC2_HCINT_CHHLTD (1 << 1)
650#define DWC2_HCINT_CHHLTD_OFFSET 1
651#define DWC2_HCINT_AHBERR (1 << 2)
652#define DWC2_HCINT_AHBERR_OFFSET 2
653#define DWC2_HCINT_STALL (1 << 3)
654#define DWC2_HCINT_STALL_OFFSET 3
655#define DWC2_HCINT_NAK (1 << 4)
656#define DWC2_HCINT_NAK_OFFSET 4
657#define DWC2_HCINT_ACK (1 << 5)
658#define DWC2_HCINT_ACK_OFFSET 5
659#define DWC2_HCINT_NYET (1 << 6)
660#define DWC2_HCINT_NYET_OFFSET 6
661#define DWC2_HCINT_XACTERR (1 << 7)
662#define DWC2_HCINT_XACTERR_OFFSET 7
663#define DWC2_HCINT_BBLERR (1 << 8)
664#define DWC2_HCINT_BBLERR_OFFSET 8
665#define DWC2_HCINT_FRMOVRUN (1 << 9)
666#define DWC2_HCINT_FRMOVRUN_OFFSET 9
667#define DWC2_HCINT_DATATGLERR (1 << 10)
668#define DWC2_HCINT_DATATGLERR_OFFSET 10
669#define DWC2_HCINT_BNA (1 << 11)
670#define DWC2_HCINT_BNA_OFFSET 11
671#define DWC2_HCINT_XCS_XACT (1 << 12)
672#define DWC2_HCINT_XCS_XACT_OFFSET 12
673#define DWC2_HCINT_FRM_LIST_ROLL (1 << 13)
674#define DWC2_HCINT_FRM_LIST_ROLL_OFFSET 13
675#define DWC2_HCINTMSK_XFERCOMPL (1 << 0)
676#define DWC2_HCINTMSK_XFERCOMPL_OFFSET 0
677#define DWC2_HCINTMSK_CHHLTD (1 << 1)
678#define DWC2_HCINTMSK_CHHLTD_OFFSET 1
679#define DWC2_HCINTMSK_AHBERR (1 << 2)
680#define DWC2_HCINTMSK_AHBERR_OFFSET 2
681#define DWC2_HCINTMSK_STALL (1 << 3)
682#define DWC2_HCINTMSK_STALL_OFFSET 3
683#define DWC2_HCINTMSK_NAK (1 << 4)
684#define DWC2_HCINTMSK_NAK_OFFSET 4
685#define DWC2_HCINTMSK_ACK (1 << 5)
686#define DWC2_HCINTMSK_ACK_OFFSET 5
687#define DWC2_HCINTMSK_NYET (1 << 6)
688#define DWC2_HCINTMSK_NYET_OFFSET 6
689#define DWC2_HCINTMSK_XACTERR (1 << 7)
690#define DWC2_HCINTMSK_XACTERR_OFFSET 7
691#define DWC2_HCINTMSK_BBLERR (1 << 8)
692#define DWC2_HCINTMSK_BBLERR_OFFSET 8
693#define DWC2_HCINTMSK_FRMOVRUN (1 << 9)
694#define DWC2_HCINTMSK_FRMOVRUN_OFFSET 9
695#define DWC2_HCINTMSK_DATATGLERR (1 << 10)
696#define DWC2_HCINTMSK_DATATGLERR_OFFSET 10
697#define DWC2_HCINTMSK_BNA (1 << 11)
698#define DWC2_HCINTMSK_BNA_OFFSET 11
699#define DWC2_HCINTMSK_XCS_XACT (1 << 12)
700#define DWC2_HCINTMSK_XCS_XACT_OFFSET 12
701#define DWC2_HCINTMSK_FRM_LIST_ROLL (1 << 13)
702#define DWC2_HCINTMSK_FRM_LIST_ROLL_OFFSET 13
703#define DWC2_HCTSIZ_XFERSIZE_MASK 0x7ffff
704#define DWC2_HCTSIZ_XFERSIZE_OFFSET 0
705#define DWC2_HCTSIZ_SCHINFO_MASK 0xff
706#define DWC2_HCTSIZ_SCHINFO_OFFSET 0
707#define DWC2_HCTSIZ_NTD_MASK (0xff << 8)
708#define DWC2_HCTSIZ_NTD_OFFSET 8
709#define DWC2_HCTSIZ_PKTCNT_MASK (0x3ff << 19)
710#define DWC2_HCTSIZ_PKTCNT_OFFSET 19
711#define DWC2_HCTSIZ_PID_MASK (0x3 << 29)
712#define DWC2_HCTSIZ_PID_OFFSET 29
713#define DWC2_HCTSIZ_DOPNG (1 << 31)
714#define DWC2_HCTSIZ_DOPNG_OFFSET 31
715#define DWC2_HCDMA_CTD_MASK (0xFF << 3)
716#define DWC2_HCDMA_CTD_OFFSET 3
717#define DWC2_HCDMA_DMA_ADDR_MASK (0x1FFFFF << 11)
718#define DWC2_HCDMA_DMA_ADDR_OFFSET 11
719#define DWC2_PCGCCTL_STOPPCLK (1 << 0)
720#define DWC2_PCGCCTL_STOPPCLK_OFFSET 0
721#define DWC2_PCGCCTL_GATEHCLK (1 << 1)
722#define DWC2_PCGCCTL_GATEHCLK_OFFSET 1
723#define DWC2_PCGCCTL_PWRCLMP (1 << 2)
724#define DWC2_PCGCCTL_PWRCLMP_OFFSET 2
725#define DWC2_PCGCCTL_RSTPDWNMODULE (1 << 3)
726#define DWC2_PCGCCTL_RSTPDWNMODULE_OFFSET 3
727#define DWC2_PCGCCTL_PHYSUSPENDED (1 << 4)
728#define DWC2_PCGCCTL_PHYSUSPENDED_OFFSET 4
729#define DWC2_PCGCCTL_ENBL_SLEEP_GATING (1 << 5)
730#define DWC2_PCGCCTL_ENBL_SLEEP_GATING_OFFSET 5
731#define DWC2_PCGCCTL_PHY_IN_SLEEP (1 << 6)
732#define DWC2_PCGCCTL_PHY_IN_SLEEP_OFFSET 6
733#define DWC2_PCGCCTL_DEEP_SLEEP (1 << 7)
734#define DWC2_PCGCCTL_DEEP_SLEEP_OFFSET 7
735#define DWC2_SNPSID_DEVID_VER_2xx (0x4f542 << 12)
Peter Griffin5cfd6c02015-05-12 14:38:27 +0100736#define DWC2_SNPSID_DEVID_VER_3xx (0x4f543 << 12)
Oleksandr Tymoshenko6e9e0622014-02-01 21:51:25 -0700737#define DWC2_SNPSID_DEVID_MASK (0xfffff << 12)
738#define DWC2_SNPSID_DEVID_OFFSET 12
739
740/* Host controller specific */
741#define DWC2_HC_PID_DATA0 0
742#define DWC2_HC_PID_DATA2 1
743#define DWC2_HC_PID_DATA1 2
744#define DWC2_HC_PID_MDATA 3
745#define DWC2_HC_PID_SETUP 3
746
747/* roothub.a masks */
748#define RH_A_NDP (0xff << 0) /* number of downstream ports */
749#define RH_A_PSM (1 << 8) /* power switching mode */
750#define RH_A_NPS (1 << 9) /* no power switching */
751#define RH_A_DT (1 << 10) /* device type (mbz) */
752#define RH_A_OCPM (1 << 11) /* over current protection mode */
753#define RH_A_NOCP (1 << 12) /* no over current protection */
754#define RH_A_POTPGT (0xff << 24) /* power on to power good time */
755
756/* roothub.b masks */
757#define RH_B_DR 0x0000ffff /* device removable flags */
758#define RH_B_PPCM 0xffff0000 /* port power control mask */
759
760/* Default driver configuration */
761#define CONFIG_DWC2_DMA_ENABLE
762#define CONFIG_DWC2_DMA_BURST_SIZE 32 /* DMA burst len */
763#undef CONFIG_DWC2_DFLT_SPEED_FULL /* Do not force DWC2 to FS */
764#define CONFIG_DWC2_ENABLE_DYNAMIC_FIFO /* Runtime FIFO size detect */
765#define CONFIG_DWC2_MAX_CHANNELS 16 /* Max # of EPs */
766#define CONFIG_DWC2_HOST_RX_FIFO_SIZE (516 + CONFIG_DWC2_MAX_CHANNELS)
767#define CONFIG_DWC2_HOST_NPERIO_TX_FIFO_SIZE 0x100 /* nPeriodic TX FIFO */
768#define CONFIG_DWC2_HOST_PERIO_TX_FIFO_SIZE 0x200 /* Periodic TX FIFO */
769#define CONFIG_DWC2_MAX_TRANSFER_SIZE 65535
770#define CONFIG_DWC2_MAX_PACKET_COUNT 511
771
772#define DWC2_PHY_TYPE_FS 0
773#define DWC2_PHY_TYPE_UTMI 1
774#define DWC2_PHY_TYPE_ULPI 2
775#define CONFIG_DWC2_PHY_TYPE DWC2_PHY_TYPE_UTMI /* PHY type */
776#define CONFIG_DWC2_UTMI_WIDTH 8 /* UTMI bus width (8/16) */
777
778#undef CONFIG_DWC2_PHY_ULPI_DDR /* ULPI PHY uses DDR mode */
779#define CONFIG_DWC2_PHY_ULPI_EXT_VBUS /* ULPI PHY controls VBUS */
780#undef CONFIG_DWC2_I2C_ENABLE /* Enable I2C */
781#undef CONFIG_DWC2_ULPI_FS_LS /* ULPI is FS/LS */
782#undef CONFIG_DWC2_TS_DLINE /* External DLine pulsing */
783#undef CONFIG_DWC2_THR_CTL /* Threshold control */
784#define CONFIG_DWC2_TX_THR_LENGTH 64
785#undef CONFIG_DWC2_IC_USB_CAP /* IC Cap */
786
787#endif /* __DWC2_H__ */