blob: 2abcaffeefaaa5b687a9c5c0728b72aea94e0b38 [file] [log] [blame]
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01001/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +02002 * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
3 *
4 * based on previous work by
5 *
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01006 * Ulf Samuelsson <ulf@atmel.com>
7 * Rick Bronson <rick@efn.org>
8 *
9 * Configuration settings for the AT91RM9200EK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020030#ifndef __AT91RM9200EK_CONFIG_H__
31#define __AT91RM9200EK_CONFIG_H__
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010032
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020033#include <asm/sizes.h>
Jens Scharsig425de622010-02-03 22:45:42 +010034
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010035/*
Andreas Bießmann3a4ff8b2010-11-30 09:45:03 +000036 * set some initial configurations depending on configure target
37 *
38 * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
39 * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
40 * initialisation was done by some preloader
41 */
42#ifdef CONFIG_RAMBOOT
43#define CONFIG_SKIP_LOWLEVEL_INIT
44#define CONFIG_SYS_TEXT_BASE 0x20100000
45#else
46#define CONFIG_SYS_TEXT_BASE 0x10000000
47#endif
48
49/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020050 * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
51 * AT91C_MAIN_CLOCK is the frequency of PLLA output
52 * AT91C_MASTER_CLOCK is the peripherial clock
53 * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
54 * set in arch/arm/cpu/arm920t/at91/timer.c)
55 * CONFIG_SYS_HZ is the tick rate for timer tc0
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010056 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020057#define AT91C_XTAL_CLOCK 18432000
Andreas Bießmann6a372e92011-06-12 01:49:12 +000058#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020059#define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
60#define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
61#define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
62#define CONFIG_SYS_HZ 1000
63
64/* CPU configuration */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020065#define CONFIG_AT91RM9200
66#define CONFIG_AT91RM9200EK
67#define CONFIG_CPUAT91
68#define USE_920T_MMU
69
Andreas Bießmann6a372e92011-06-12 01:49:12 +000070#include <asm/hardware.h> /* needed for port definitions */
71
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020072#define CONFIG_CMDLINE_TAG
73#define CONFIG_SETUP_MEMORY_TAGS
74#define CONFIG_INITRD_TAG
75
Andreas Bießmann3432a932011-06-12 01:49:14 +000076#define CONFIG_BOARD_EARLY_INIT_F
77
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010078/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020079 * Memory Configuration
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010080 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020081#define CONFIG_NR_DRAM_BANKS 1
82#define CONFIG_SYS_SDRAM_BASE 0x20000000
83#define CONFIG_SYS_SDRAM_SIZE SZ_32M
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010084
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020085#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
86#define CONFIG_SYS_MEMTEST_END \
87 (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010088
89/*
90 * LowLevel Init
91 */
92#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020093#define CONFIG_SYS_USE_MAIN_OSCILLATOR
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010094/* flash */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010095#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
96#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
97
98/* clocks */
99#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
100#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
101/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
102#define CONFIG_SYS_MCKR_VAL 0x00000202
103
104/* sdram */
105#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
106#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
107#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
108#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
109#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200110#define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
Andreas Bießmann066df1a2010-12-04 11:31:46 +0000111#define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100112#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
113#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
114#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
115#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
116#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
117#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100118#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
119
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100120/*
121 * Hardware drivers
122 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100123/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200124 * Choose a USART for serial console
125 * CONFIG_DBGU is DBGU unit on J10
126 * CONFIG_USART1 is USART1 on J14
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100127 */
Andreas Bießmann3432a932011-06-12 01:49:14 +0000128#define CONFIG_ATMEL_USART
129#define CONFIG_USART_BASE ATMEL_BASE_DBGU
130#define CONFIG_USART_ID 0/* ignored in arm */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100131
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100132#define CONFIG_BAUDRATE 115200
133
134/*
135 * Command line configuration.
136 */
137#include <config_cmd_default.h>
138
139#define CONFIG_CMD_DHCP
140#define CONFIG_CMD_FAT
141#define CONFIG_CMD_MII
142#define CONFIG_CMD_PING
Andreas Bießmann3b835222010-10-18 22:58:31 +0200143#define CONFIG_CMD_USB
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100144#undef CONFIG_CMD_FPGA
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100145
146/*
147 * Network Driver Setting
148 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200149#define CONFIG_DRIVER_AT91EMAC
150#define CONFIG_SYS_RX_ETH_BUFFER 16
151#define CONFIG_RMII
152#define CONFIG_MII
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100153
154/*
155 * NOR Flash
156 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200157#define CONFIG_FLASH_CFI_DRIVER
158#define CONFIG_SYS_FLASH_CFI
159#define CONFIG_SYS_FLASH_BASE 0x10000000
160#define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
161#define PHYS_FLASH_SIZE SZ_8M
162#define CONFIG_SYS_MAX_FLASH_BANKS 1
163#define CONFIG_SYS_MAX_FLASH_SECT 256
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100164#define CONFIG_SYS_FLASH_PROTECTION
165
166/*
Andreas Bießmann3b835222010-10-18 22:58:31 +0200167 * USB Config
168 */
169#define CONFIG_USB_ATMEL 1
170#define CONFIG_USB_OHCI_NEW 1
171#define CONFIG_USB_KEYBOARD 1
172#define CONFIG_USB_STORAGE 1
173#define CONFIG_DOS_PARTITION 1
174
175#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
Jens Scharsig80733992011-02-19 06:17:02 +0000176#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
Andreas Bießmann3b835222010-10-18 22:58:31 +0200177#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
178#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
179
180/*
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100181 * Environment Settings
182 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200183#define CONFIG_ENV_IS_IN_FLASH
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100184
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100185/*
186 * after u-boot.bin
187 */
188#define CONFIG_ENV_ADDR \
189 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200190#define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100191/* The following #defines are needed to get flash environment right */
192#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200193#define CONFIG_SYS_MONITOR_LEN SZ_256K
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100194
195/*
196 * Boot option
197 */
198#define CONFIG_BOOTDELAY 3
199
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200200/* default load address */
201#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
202#define CONFIG_ENV_OVERWRITE
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100203
204/*
205 * Shell Settings
206 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200207#define CONFIG_CMDLINE_EDITING
208#define CONFIG_SYS_LONGHELP
209#define CONFIG_AUTO_COMPLETE
210#define CONFIG_SYS_HUSH_PARSER
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100211#define CONFIG_SYS_PROMPT "U-Boot> "
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100212#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
213#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
214/* Print Buffer Size */
215#define CONFIG_SYS_PBSIZE \
216 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
217
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100218/*
219 * Size of malloc() pool
220 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200221#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
222 SZ_4K)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100223
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200224#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200225 - GENERATED_GBL_DATA_SIZE)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200226
227#define CONFIG_STACKSIZE SZ_32K /* regular stack */
228#define CONFIG_STACKSIZE_IRQ SZ_4K /* Unsure if to big or to small*/
229#define CONFIG_STACKSIZE_FIQ SZ_4K /* Unsure if to big or to small*/
230#endif /* __AT91RM9200EK_CONFIG_H__ */