blob: da7f27f056b7fd72b11101f7fc451071859fff7e [file] [log] [blame]
Dinh Nguyen9bbd2132015-06-02 22:52:48 -05001/*
2 * Copyright Altera Corporation (C) 2014-2015
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#include <common.h>
Marek Vasut99f453e2015-08-01 22:25:29 +02007#include <errno.h>
Dinh Nguyen9bbd2132015-06-02 22:52:48 -05008#include <div64.h>
9#include <watchdog.h>
10#include <asm/arch/fpga_manager.h>
11#include <asm/arch/sdram.h>
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050012#include <asm/arch/system_manager.h>
13#include <asm/io.h>
14
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050015DECLARE_GLOBAL_DATA_PTR;
16
Marek Vasut42f7ebb2015-07-26 10:37:54 +020017struct sdram_prot_rule {
18 u64 sdram_start; /* SDRAM start address */
19 u64 sdram_end; /* SDRAM end address */
20 u32 rule; /* SDRAM protection rule number: 0-19 */
21 int valid; /* Rule valid or not? 1 - valid, 0 not*/
22
23 u32 security;
24 u32 portmask;
25 u32 result;
26 u32 lo_prot_id;
27 u32 hi_prot_id;
28};
29
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050030static struct socfpga_system_manager *sysmgr_regs =
31 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
32static struct socfpga_sdr_ctrl *sdr_ctrl =
Marek Vasut17fdc912015-07-12 20:05:54 +020033 (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050034
Marek Vasutf3671692015-08-01 19:20:19 +020035/**
36 * get_errata_rows() - Up the number of DRAM rows to cover entire address space
Marek Vasut764aa9a2015-08-01 21:16:20 +020037 * @cfg: SDRAM controller configuration data
Marek Vasutf3671692015-08-01 19:20:19 +020038 *
39 * SDRAM Failure happens when accessing non-existent memory. Artificially
40 * increase the number of rows so that the memory controller thinks it has
41 * 4GB of RAM. This function returns such amount of rows.
42 */
Marek Vasut5af91412015-08-01 21:35:18 +020043static int get_errata_rows(const struct socfpga_sdram_config *cfg)
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050044{
Marek Vasutf3671692015-08-01 19:20:19 +020045 /* Define constant for 4G memory - used for SDRAM errata workaround */
46#define MEMSIZE_4G (4ULL * 1024ULL * 1024ULL * 1024ULL)
47 const unsigned long long memsize = MEMSIZE_4G;
Marek Vasut764aa9a2015-08-01 21:16:20 +020048 const unsigned int cs =
49 ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
50 SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
51 const unsigned int rows =
52 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
53 SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
54 const unsigned int banks =
55 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK) >>
56 SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB;
57 const unsigned int cols =
58 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK) >>
59 SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB;
Marek Vasutf3671692015-08-01 19:20:19 +020060 const unsigned int width = 8;
61
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050062 unsigned long long newrows;
Marek Vasutf3671692015-08-01 19:20:19 +020063 int bits, inewrowslog2;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050064
65 debug("workaround rows - memsize %lld\n", memsize);
66 debug("workaround rows - cs %d\n", cs);
67 debug("workaround rows - width %d\n", width);
68 debug("workaround rows - rows %d\n", rows);
69 debug("workaround rows - banks %d\n", banks);
70 debug("workaround rows - cols %d\n", cols);
71
Marek Vasut791d20e2015-08-01 18:54:34 +020072 newrows = lldiv(memsize, cs * (width / 8));
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050073 debug("rows workaround - term1 %lld\n", newrows);
74
Marek Vasut791d20e2015-08-01 18:54:34 +020075 newrows = lldiv(newrows, (1 << banks) * (1 << cols));
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050076 debug("rows workaround - term2 %lld\n", newrows);
77
Marek Vasut791d20e2015-08-01 18:54:34 +020078 /*
79 * Compute the hamming weight - same as number of bits set.
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050080 * Need to see if result is ordinal power of 2 before
81 * attempting log2 of result.
82 */
Marek Vasut58d86142015-08-01 18:46:55 +020083 bits = generic_hweight32(newrows);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050084
85 debug("rows workaround - bits %d\n", bits);
86
87 if (bits != 1) {
88 printf("SDRAM workaround failed, bits set %d\n", bits);
89 return rows;
90 }
91
92 if (newrows > UINT_MAX) {
93 printf("SDRAM workaround rangecheck failed, %lld\n", newrows);
94 return rows;
95 }
96
Marek Vasut791d20e2015-08-01 18:54:34 +020097 inewrowslog2 = __ilog2(newrows);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -050098
Marek Vasut791d20e2015-08-01 18:54:34 +020099 debug("rows workaround - ilog2 %d, %lld\n", inewrowslog2, newrows);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500100
101 if (inewrowslog2 == -1) {
Marek Vasut791d20e2015-08-01 18:54:34 +0200102 printf("SDRAM workaround failed, newrows %lld\n", newrows);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500103 return rows;
104 }
105
106 return inewrowslog2;
107}
108
109/* SDRAM protection rules vary from 0-19, a total of 20 rules. */
110static void sdram_set_rule(struct sdram_prot_rule *prule)
111{
112 uint32_t lo_addr_bits;
113 uint32_t hi_addr_bits;
114 int ruleno = prule->rule;
115
116 /* Select the rule */
117 writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
118
119 /* Obtain the address bits */
Marek Vasuta0037402015-08-01 22:40:48 +0200120 lo_addr_bits = prule->sdram_start >> 20ULL;
121 hi_addr_bits = (prule->sdram_end - 1) >> 20ULL;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500122
123 debug("sdram set rule start %x, %lld\n", lo_addr_bits,
124 prule->sdram_start);
125 debug("sdram set rule end %x, %lld\n", hi_addr_bits,
126 prule->sdram_end);
127
128 /* Set rule addresses */
129 writel(lo_addr_bits | (hi_addr_bits << 12), &sdr_ctrl->prot_rule_addr);
130
131 /* Set rule protection ids */
132 writel(prule->lo_prot_id | (prule->hi_prot_id << 12),
133 &sdr_ctrl->prot_rule_id);
134
135 /* Set the rule data */
136 writel(prule->security | (prule->valid << 2) |
137 (prule->portmask << 3) | (prule->result << 13),
138 &sdr_ctrl->prot_rule_data);
139
140 /* write the rule */
Marek Vasuta0037402015-08-01 22:40:48 +0200141 writel(ruleno | (1 << 5), &sdr_ctrl->prot_rule_rdwr);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500142
143 /* Set rule number to 0 by default */
144 writel(0, &sdr_ctrl->prot_rule_rdwr);
145}
146
147static void sdram_get_rule(struct sdram_prot_rule *prule)
148{
149 uint32_t addr;
150 uint32_t id;
151 uint32_t data;
152 int ruleno = prule->rule;
153
154 /* Read the rule */
155 writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
156 writel(ruleno | (1L << 6), &sdr_ctrl->prot_rule_rdwr);
157
158 /* Get the addresses */
159 addr = readl(&sdr_ctrl->prot_rule_addr);
160 prule->sdram_start = (addr & 0xFFF) << 20;
161 prule->sdram_end = ((addr >> 12) & 0xFFF) << 20;
162
163 /* Get the configured protection IDs */
164 id = readl(&sdr_ctrl->prot_rule_id);
165 prule->lo_prot_id = id & 0xFFF;
166 prule->hi_prot_id = (id >> 12) & 0xFFF;
167
168 /* Get protection data */
169 data = readl(&sdr_ctrl->prot_rule_data);
170
171 prule->security = data & 0x3;
172 prule->valid = (data >> 2) & 0x1;
173 prule->portmask = (data >> 3) & 0x3FF;
174 prule->result = (data >> 13) & 0x1;
175}
176
177static void sdram_set_protection_config(uint64_t sdram_start, uint64_t sdram_end)
178{
179 struct sdram_prot_rule rule;
180 int rules;
181
182 /* Start with accepting all SDRAM transaction */
183 writel(0x0, &sdr_ctrl->protport_default);
184
185 /* Clear all protection rules for warm boot case */
Marek Vasuta0037402015-08-01 22:40:48 +0200186 memset(&rule, 0, sizeof(rule));
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500187
188 for (rules = 0; rules < 20; rules++) {
189 rule.rule = rules;
190 sdram_set_rule(&rule);
191 }
192
193 /* new rule: accept SDRAM */
194 rule.sdram_start = sdram_start;
195 rule.sdram_end = sdram_end;
196 rule.lo_prot_id = 0x0;
197 rule.hi_prot_id = 0xFFF;
198 rule.portmask = 0x3FF;
199 rule.security = 0x3;
200 rule.result = 0;
201 rule.valid = 1;
202 rule.rule = 0;
203
204 /* set new rule */
205 sdram_set_rule(&rule);
206
207 /* default rule: reject everything */
208 writel(0x3ff, &sdr_ctrl->protport_default);
209}
210
211static void sdram_dump_protection_config(void)
212{
213 struct sdram_prot_rule rule;
214 int rules;
215
216 debug("SDRAM Prot rule, default %x\n",
217 readl(&sdr_ctrl->protport_default));
218
219 for (rules = 0; rules < 20; rules++) {
220 sdram_get_rule(&rule);
221 debug("Rule %d, rules ...\n", rules);
222 debug(" sdram start %llx\n", rule.sdram_start);
223 debug(" sdram end %llx\n", rule.sdram_end);
224 debug(" low prot id %d, hi prot id %d\n",
225 rule.lo_prot_id,
226 rule.hi_prot_id);
227 debug(" portmask %x\n", rule.portmask);
228 debug(" security %d\n", rule.security);
229 debug(" result %d\n", rule.result);
230 debug(" valid %d\n", rule.valid);
231 }
232}
233
Marek Vasut269de4f2015-08-01 22:26:11 +0200234/**
235 * sdram_write_verify() - write to register and verify the write.
236 * @addr: Register address
237 * @val: Value to be written and verified
238 *
239 * This function writes to a register, reads back the value and compares
240 * the result with the written value to check if the data match.
241 */
242static unsigned sdram_write_verify(const u32 *addr, const u32 val)
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500243{
Marek Vasut269de4f2015-08-01 22:26:11 +0200244 u32 rval;
245
246 debug(" Write - Address 0x%p Data 0x%08x\n", addr, val);
247 writel(val, addr);
248
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500249 debug(" Read and verify...");
Marek Vasut269de4f2015-08-01 22:26:11 +0200250 rval = readl(addr);
251 if (rval != val) {
252 debug("FAIL - Address 0x%p Expected 0x%08x Data 0x%08x\n",
253 addr, val, rval);
254 return -EINVAL;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500255 }
Marek Vasut269de4f2015-08-01 22:26:11 +0200256
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500257 debug("correct!\n");
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500258 return 0;
259}
260
Marek Vasut96b869b2015-08-01 22:28:30 +0200261/**
262 * sdr_get_ctrlcfg() - Get the value of DRAM CTRLCFG register
263 * @cfg: SDRAM controller configuration data
264 *
265 * Return the value of DRAM CTRLCFG register.
266 */
Marek Vasut5af91412015-08-01 21:35:18 +0200267static u32 sdr_get_ctrlcfg(const struct socfpga_sdram_config *cfg)
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500268{
Marek Vasut764aa9a2015-08-01 21:16:20 +0200269 const u32 csbits =
270 ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
271 SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
272 u32 addrorder =
273 (cfg->ctrl_cfg & SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK) >>
274 SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB;
275
Marek Vasut04ae4482015-08-01 20:30:10 +0200276 u32 ctrl_cfg = cfg->ctrl_cfg;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500277
Marek Vasut067c8532015-08-01 19:33:40 +0200278 /*
279 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500280 * Set the addrorder field of the SDRAM control register
281 * based on the CSBITs setting.
282 */
Marek Vasut764aa9a2015-08-01 21:16:20 +0200283 if (csbits == 1) {
284 if (addrorder != 0)
Marek Vasut067c8532015-08-01 19:33:40 +0200285 debug("INFO: Changing address order to 0 (chip, row, bank, column)\n");
Marek Vasut764aa9a2015-08-01 21:16:20 +0200286 addrorder = 0;
287 } else if (csbits == 2) {
288 if (addrorder != 2)
Marek Vasut067c8532015-08-01 19:33:40 +0200289 debug("INFO: Changing address order to 2 (row, chip, bank, column)\n");
Marek Vasut764aa9a2015-08-01 21:16:20 +0200290 addrorder = 2;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500291 }
292
Marek Vasut764aa9a2015-08-01 21:16:20 +0200293 ctrl_cfg &= ~SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK;
Marek Vasut067c8532015-08-01 19:33:40 +0200294 ctrl_cfg |= addrorder << SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500295
Marek Vasut9d6b0122015-08-01 21:24:31 +0200296 return ctrl_cfg;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500297}
298
Marek Vasut96b869b2015-08-01 22:28:30 +0200299/**
300 * sdr_get_addr_rw() - Get the value of DRAM ADDRW register
301 * @cfg: SDRAM controller configuration data
302 *
303 * Return the value of DRAM ADDRW register.
304 */
Marek Vasut5af91412015-08-01 21:35:18 +0200305static u32 sdr_get_addr_rw(const struct socfpga_sdram_config *cfg)
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500306{
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500307 /*
308 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500309 * Set SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB to
310 * log2(number of chip select bits). Since there's only
311 * 1 or 2 chip selects, log2(1) => 0, and log2(2) => 1,
312 * which is the same as "chip selects" - 1.
313 */
Marek Vasut764aa9a2015-08-01 21:16:20 +0200314 const int rows = get_errata_rows(cfg);
315 u32 dram_addrw = cfg->dram_addrw & ~SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK;
Marek Vasut04ae4482015-08-01 20:30:10 +0200316
Marek Vasut9d6b0122015-08-01 21:24:31 +0200317 return dram_addrw | (rows << SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500318}
319
Marek Vasut1a302a42015-08-01 21:26:55 +0200320/**
321 * sdr_load_regs() - Load SDRAM controller registers
322 * @cfg: SDRAM controller configuration data
323 *
324 * This function loads the register values into the SDRAM controller block.
325 */
Marek Vasut5af91412015-08-01 21:35:18 +0200326static void sdr_load_regs(const struct socfpga_sdram_config *cfg)
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500327{
Marek Vasut9d6b0122015-08-01 21:24:31 +0200328 const u32 ctrl_cfg = sdr_get_ctrlcfg(cfg);
329 const u32 dram_addrw = sdr_get_addr_rw(cfg);
330
Marek Vasut9d6b0122015-08-01 21:24:31 +0200331 debug("\nConfiguring CTRLCFG\n");
332 writel(ctrl_cfg, &sdr_ctrl->ctrl_cfg);
Marek Vasut076470e2015-08-01 21:21:21 +0200333
334 debug("Configuring DRAMTIMING1\n");
335 writel(cfg->dram_timing1, &sdr_ctrl->dram_timing1);
336
337 debug("Configuring DRAMTIMING2\n");
338 writel(cfg->dram_timing2, &sdr_ctrl->dram_timing2);
339
340 debug("Configuring DRAMTIMING3\n");
341 writel(cfg->dram_timing3, &sdr_ctrl->dram_timing3);
342
343 debug("Configuring DRAMTIMING4\n");
344 writel(cfg->dram_timing4, &sdr_ctrl->dram_timing4);
345
346 debug("Configuring LOWPWRTIMING\n");
347 writel(cfg->lowpwr_timing, &sdr_ctrl->lowpwr_timing);
348
Marek Vasut9d6b0122015-08-01 21:24:31 +0200349 debug("Configuring DRAMADDRW\n");
350 writel(dram_addrw, &sdr_ctrl->dram_addrw);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500351
352 debug("Configuring DRAMIFWIDTH\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200353 writel(cfg->dram_if_width, &sdr_ctrl->dram_if_width);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500354
355 debug("Configuring DRAMDEVWIDTH\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200356 writel(cfg->dram_dev_width, &sdr_ctrl->dram_dev_width);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500357
358 debug("Configuring LOWPWREQ\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200359 writel(cfg->lowpwr_eq, &sdr_ctrl->lowpwr_eq);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500360
361 debug("Configuring DRAMINTR\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200362 writel(cfg->dram_intr, &sdr_ctrl->dram_intr);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500363
Marek Vasut076470e2015-08-01 21:21:21 +0200364 debug("Configuring STATICCFG\n");
365 writel(cfg->static_cfg, &sdr_ctrl->static_cfg);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500366
367 debug("Configuring CTRLWIDTH\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200368 writel(cfg->ctrl_width, &sdr_ctrl->ctrl_width);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500369
370 debug("Configuring PORTCFG\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200371 writel(cfg->port_cfg, &sdr_ctrl->port_cfg);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500372
Marek Vasut076470e2015-08-01 21:21:21 +0200373 debug("Configuring FIFOCFG\n");
374 writel(cfg->fifo_cfg, &sdr_ctrl->fifo_cfg);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500375
376 debug("Configuring MPPRIORITY\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200377 writel(cfg->mp_priority, &sdr_ctrl->mp_priority);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500378
Marek Vasut076470e2015-08-01 21:21:21 +0200379 debug("Configuring MPWEIGHT_MPWEIGHT_0\n");
380 writel(cfg->mp_weight0, &sdr_ctrl->mp_weight0);
381 writel(cfg->mp_weight1, &sdr_ctrl->mp_weight1);
382 writel(cfg->mp_weight2, &sdr_ctrl->mp_weight2);
383 writel(cfg->mp_weight3, &sdr_ctrl->mp_weight3);
384
385 debug("Configuring MPPACING_MPPACING_0\n");
386 writel(cfg->mp_pacing0, &sdr_ctrl->mp_pacing0);
387 writel(cfg->mp_pacing1, &sdr_ctrl->mp_pacing1);
388 writel(cfg->mp_pacing2, &sdr_ctrl->mp_pacing2);
389 writel(cfg->mp_pacing3, &sdr_ctrl->mp_pacing3);
390
391 debug("Configuring MPTHRESHOLDRST_MPTHRESHOLDRST_0\n");
392 writel(cfg->mp_threshold0, &sdr_ctrl->mp_threshold0);
393 writel(cfg->mp_threshold1, &sdr_ctrl->mp_threshold1);
394 writel(cfg->mp_threshold2, &sdr_ctrl->mp_threshold2);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500395
396 debug("Configuring PHYCTRL_PHYCTRL_0\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200397 writel(cfg->phy_ctrl0, &sdr_ctrl->phy_ctrl0);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500398
399 debug("Configuring CPORTWIDTH\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200400 writel(cfg->cport_width, &sdr_ctrl->cport_width);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500401
402 debug("Configuring CPORTWMAP\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200403 writel(cfg->cport_wmap, &sdr_ctrl->cport_wmap);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500404
405 debug("Configuring CPORTRMAP\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200406 writel(cfg->cport_rmap, &sdr_ctrl->cport_rmap);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500407
408 debug("Configuring RFIFOCMAP\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200409 writel(cfg->rfifo_cmap, &sdr_ctrl->rfifo_cmap);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500410
411 debug("Configuring WFIFOCMAP\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200412 writel(cfg->wfifo_cmap, &sdr_ctrl->wfifo_cmap);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500413
414 debug("Configuring CPORTRDWR\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200415 writel(cfg->cport_rdwr, &sdr_ctrl->cport_rdwr);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500416
417 debug("Configuring DRAMODT\n");
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200418 writel(cfg->dram_odt, &sdr_ctrl->dram_odt);
Marek Vasut1a302a42015-08-01 21:26:55 +0200419}
420
Marek Vasut1e8a85f2015-08-01 22:03:48 +0200421/**
422 * sdram_mmr_init_full() - Function to initialize SDRAM MMR
423 * @sdr_phy_reg: Value of the PHY control register 0
424 *
425 * Initialize the SDRAM MMR.
426 */
Marek Vasut99f453e2015-08-01 22:25:29 +0200427int sdram_mmr_init_full(unsigned int sdr_phy_reg)
Marek Vasut1a302a42015-08-01 21:26:55 +0200428{
Marek Vasut5af91412015-08-01 21:35:18 +0200429 const struct socfpga_sdram_config *cfg = socfpga_get_sdram_config();
Marek Vasut1a302a42015-08-01 21:26:55 +0200430 const unsigned int rows =
431 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
432 SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
Marek Vasut269de4f2015-08-01 22:26:11 +0200433 int ret;
Marek Vasut1a302a42015-08-01 21:26:55 +0200434
435 writel(rows, &sysmgr_regs->iswgrp_handoff[4]);
436
437 sdr_load_regs(cfg);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500438
439 /* saving this value to SYSMGR.ISWGRP.HANDOFF.FPGA2SDR */
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200440 writel(cfg->fpgaport_rst, &sysmgr_regs->iswgrp_handoff[3]);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500441
442 /* only enable if the FPGA is programmed */
443 if (fpgamgr_test_fpga_ready()) {
Marek Vasut269de4f2015-08-01 22:26:11 +0200444 ret = sdram_write_verify(&sdr_ctrl->fpgaport_rst,
445 cfg->fpgaport_rst);
446 if (ret)
447 return ret;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500448 }
449
450 /* Restore the SDR PHY Register if valid */
451 if (sdr_phy_reg != 0xffffffff)
452 writel(sdr_phy_reg, &sdr_ctrl->phy_ctrl0);
453
Marek Vasutdc3b91d2015-08-01 20:58:44 +0200454 /* Final step - apply configuration changes */
455 debug("Configuring STATICCFG\n");
456 clrsetbits_le32(&sdr_ctrl->static_cfg,
457 SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK,
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500458 1 << SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500459
460 sdram_set_protection_config(0, sdram_calculate_size());
461
462 sdram_dump_protection_config();
463
Marek Vasut269de4f2015-08-01 22:26:11 +0200464 return 0;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500465}
466
Marek Vasutf97606f2015-08-01 21:47:16 +0200467/**
468 * sdram_calculate_size() - Calculate SDRAM size
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500469 *
Marek Vasutf97606f2015-08-01 21:47:16 +0200470 * Calculate SDRAM device size based on SDRAM controller parameters.
471 * Size is specified in bytes.
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500472 */
473unsigned long sdram_calculate_size(void)
474{
475 unsigned long temp;
476 unsigned long row, bank, col, cs, width;
Marek Vasutbb056d92015-08-01 21:44:00 +0200477 const struct socfpga_sdram_config *cfg = socfpga_get_sdram_config();
478 const unsigned int csbits =
479 ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
480 SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
481 const unsigned int rowbits =
482 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
483 SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500484
485 temp = readl(&sdr_ctrl->dram_addrw);
486 col = (temp & SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK) >>
487 SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB;
488
Marek Vasutf97606f2015-08-01 21:47:16 +0200489 /*
490 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500491 * Use ROWBITS from Quartus/QSys to calculate SDRAM size
492 * since the FB specifies we modify ROWBITs to work around SDRAM
493 * controller issue.
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500494 */
495 row = readl(&sysmgr_regs->iswgrp_handoff[4]);
496 if (row == 0)
Marek Vasutbb056d92015-08-01 21:44:00 +0200497 row = rowbits;
Marek Vasutf97606f2015-08-01 21:47:16 +0200498 /*
499 * If the stored handoff value for rows is greater than
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500500 * the field width in the sdr.dramaddrw register then
501 * something is very wrong. Revert to using the the #define
502 * value handed off by the SOCEDS tool chain instead of
503 * using a broken value.
504 */
505 if (row > 31)
Marek Vasutbb056d92015-08-01 21:44:00 +0200506 row = rowbits;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500507
508 bank = (temp & SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK) >>
509 SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB;
510
Marek Vasutf97606f2015-08-01 21:47:16 +0200511 /*
512 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500513 * Use CSBITs from Quartus/QSys to calculate SDRAM size
514 * since the FB specifies we modify CSBITs to work around SDRAM
515 * controller issue.
516 */
Marek Vasutbb056d92015-08-01 21:44:00 +0200517 cs = csbits;
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500518
519 width = readl(&sdr_ctrl->dram_if_width);
Marek Vasutf97606f2015-08-01 21:47:16 +0200520
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500521 /* ECC would not be calculated as its not addressible */
522 if (width == SDRAM_WIDTH_32BIT_WITH_ECC)
523 width = 32;
524 if (width == SDRAM_WIDTH_16BIT_WITH_ECC)
525 width = 16;
526
527 /* calculate the SDRAM size base on this info */
528 temp = 1 << (row + bank + col);
529 temp = temp * cs * (width / 8);
530
Marek Vasutf97606f2015-08-01 21:47:16 +0200531 debug("%s returns %ld\n", __func__, temp);
Dinh Nguyen9bbd2132015-06-02 22:52:48 -0500532
533 return temp;
534}