wdenk | 2d39b71 | 2000-12-14 10:04:19 +0000 | [diff] [blame] | 1 | /* |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 2 | * (C) Copyright 2000-2004 |
wdenk | 2d39b71 | 2000-12-14 10:04:19 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 5 | * Derived from FADS860T definitions by Magnus Damm, Helmut Buchsbaum, |
| 6 | * and Dan Malek |
| 7 | * |
| 8 | * Modified by, Yuli Barcohen, Arabella Software Ltd., yuli@arabellasw.com |
| 9 | * |
| 10 | * This header file contains values common to all FADS family boards. |
| 11 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 12 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 2d39b71 | 2000-12-14 10:04:19 +0000 | [diff] [blame] | 13 | */ |
| 14 | |
| 15 | /**************************************************************************** |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 16 | * Flash Memory Map as used by U-Boot: |
wdenk | 2d39b71 | 2000-12-14 10:04:19 +0000 | [diff] [blame] | 17 | * |
| 18 | * Start Address Length |
| 19 | * +-----------------------+ 0xFE00_0000 Start of Flash ----------------- |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 20 | * | | 0xFE00_0100 Reset Vector |
| 21 | * + + 0xFE0?_???? |
| 22 | * | U-Boot code | |
| 23 | * | | |
| 24 | * +-----------------------+ 0xFE04_0000 (sector border) |
| 25 | * | | |
| 26 | * | | |
| 27 | * | U-Boot environment | |
| 28 | * | | ^ |
| 29 | * | | | U-Boot |
| 30 | * +=======================+ 0xFE08_0000 (sector border) ----------------- |
| 31 | * | Available | | Applications |
wdenk | 2d39b71 | 2000-12-14 10:04:19 +0000 | [diff] [blame] | 32 | * | ... | v |
| 33 | * |
| 34 | *****************************************************************************/ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 35 | |
| 36 | #if 0 |
| 37 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 38 | #else |
| 39 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 40 | #endif |
| 41 | |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 42 | #define CONFIG_ENV_OVERWRITE |
| 43 | |
| 44 | #define CONFIG_NFSBOOTCOMMAND \ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 45 | "dhcp;" \ |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 46 | "setenv bootargs root=/dev/nfs rw nfsroot=$rootpath " \ |
| 47 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 48 | "bootm" |
| 49 | |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 50 | #define CONFIG_BOOTCOMMAND \ |
| 51 | "setenv bootargs root=/dev/mtdblock2 rw mtdparts=phys:1280K(ROM)ro,-(root) "\ |
| 52 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \ |
| 53 | "bootm fe080000" |
| 54 | |
| 55 | #undef CONFIG_BOOTARGS |
| 56 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 57 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
Scott Wood | 78f9fef | 2007-08-15 15:46:46 -0500 | [diff] [blame] | 58 | |
| 59 | #if !defined(CONFIG_MPC885ADS) |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 60 | #define CONFIG_BZIP2 /* include support for bzip2 compressed images */ |
Scott Wood | 78f9fef | 2007-08-15 15:46:46 -0500 | [diff] [blame] | 61 | #endif |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 62 | |
| 63 | /* |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 64 | * New MPC86xADS and MPC885ADS provide two Ethernet connectivity options: |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 65 | * 10Mbit/s on SCC and 100Mbit/s on FEC. FADS provides SCC Ethernet on |
| 66 | * motherboard and FEC Ethernet on daughterboard. All new PQ1 chips have |
| 67 | * got FEC so FEC is the default. |
| 68 | */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 69 | #undef CONFIG_SCC1_ENET /* Disable SCC1 ethernet */ |
| 70 | #define CONFIG_FEC_ENET /* Use FEC ethernet */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 71 | |
| 72 | #if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET) |
| 73 | #error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured |
| 74 | #endif |
| 75 | |
| 76 | #ifdef CONFIG_FEC_ENET |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_DISCOVER_PHY |
TsiChung Liew | 0f3ba7e | 2008-03-30 01:22:13 -0500 | [diff] [blame] | 78 | #define CONFIG_MII_INIT 1 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 79 | #endif |
| 80 | |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 81 | |
| 82 | /* |
| 83 | * BOOTP options |
| 84 | */ |
| 85 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 86 | #define CONFIG_BOOTP_BOOTPATH |
| 87 | #define CONFIG_BOOTP_GATEWAY |
| 88 | #define CONFIG_BOOTP_HOSTNAME |
| 89 | |
| 90 | |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 91 | #if !defined(FADS_COMMANDS_ALREADY_DEFINED) |
| 92 | /* |
| 93 | * Command line configuration. |
| 94 | */ |
| 95 | #include <config_cmd_default.h> |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 96 | |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 97 | #define CONFIG_CMD_ASKENV |
| 98 | #define CONFIG_CMD_DHCP |
| 99 | #define CONFIG_CMD_ECHO |
| 100 | #define CONFIG_CMD_IMMAP |
| 101 | #define CONFIG_CMD_JFFS2 |
| 102 | #define CONFIG_CMD_MII |
| 103 | #define CONFIG_CMD_PCMCIA |
| 104 | #define CONFIG_CMD_PING |
| 105 | |
| 106 | #endif |
| 107 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 108 | |
| 109 | /* |
| 110 | * Miscellaneous configurable options |
| 111 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_HUSH_PARSER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_LONGHELP /* #undef to save memory */ |
Jon Loeliger | c508a4c | 2007-07-09 18:31:28 -0500 | [diff] [blame] | 114 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 116 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 118 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */ |
| 120 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 121 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 124 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 125 | /* |
| 126 | * Low Level Configuration Settings |
| 127 | * (address mappings, register initial values, etc.) |
| 128 | * You should know what you are doing if you make changes here. |
| 129 | */ |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 130 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 131 | /*----------------------------------------------------------------------- |
| 132 | * Internal Memory Mapped Register |
| 133 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_IMMR 0xFF000000 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 135 | |
| 136 | /*----------------------------------------------------------------------- |
| 137 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 138 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 143 | |
| 144 | /*----------------------------------------------------------------------- |
| 145 | * Start addresses for the final memory configuration |
| 146 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 148 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 150 | #if defined(CONFIG_MPC86xADS) || defined(CONFIG_MPC885ADS) /* New ADS or Duet */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_SDRAM_SIZE 0x00800000 /* 8 Mbyte */ |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 152 | /* |
| 153 | * 2048 SDRAM rows |
| 154 | * 1000 factor s -> ms |
| 155 | * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration |
| 156 | * 4 Number of refresh cycles per period |
| 157 | * 64 Refresh cycle in ms per number of rows |
| 158 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_PTA_PER_CLK ((2048 * 64 * 1000) / (4 * 64)) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 160 | #elif defined(CONFIG_FADS) /* Old/new FADS */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_SDRAM_SIZE 0x00400000 /* 4 Mbyte */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 162 | #else /* Old ADS */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_SDRAM_SIZE 0x00000000 /* No SDRAM */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 164 | #endif |
| 165 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */ |
| 167 | #if (CONFIG_SYS_SDRAM_SIZE) |
| 168 | #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_SDRAM_SIZE /* 1 ... SDRAM_SIZE */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 169 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */ |
| 171 | #endif /* CONFIG_SYS_SDRAM_SIZE */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 172 | |
| 173 | /* |
| 174 | * For booting Linux, the board info and command line data |
| 175 | * have to be in the first 8 MB of memory, since this is |
| 176 | * the maximum mapped by the Linux kernel during initialization. |
| 177 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 99edcfb | 2004-06-09 21:54:22 +0000 | [diff] [blame] | 179 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for monitor */ |
wdenk | 99edcfb | 2004-06-09 21:54:22 +0000 | [diff] [blame] | 182 | |
| 183 | #ifdef CONFIG_BZIP2 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */ |
wdenk | 99edcfb | 2004-06-09 21:54:22 +0000 | [diff] [blame] | 185 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */ |
wdenk | 99edcfb | 2004-06-09 21:54:22 +0000 | [diff] [blame] | 187 | #endif /* CONFIG_BZIP2 */ |
| 188 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 189 | /*----------------------------------------------------------------------- |
| 190 | * Flash organization |
| 191 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE |
| 193 | #define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 194 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max number of memory banks */ |
| 196 | #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 197 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 199 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 200 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 201 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 202 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */ |
| 203 | #define CONFIG_ENV_OFFSET CONFIG_ENV_SECT_SIZE |
| 204 | #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 206 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_DIRECT_FLASH_TFTP |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 208 | |
Jon Loeliger | c508a4c | 2007-07-09 18:31:28 -0500 | [diff] [blame] | 209 | #if defined(CONFIG_CMD_JFFS2) |
Wolfgang Denk | 700a0c6 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 210 | |
| 211 | /* |
| 212 | * JFFS2 partitions |
| 213 | * |
| 214 | */ |
| 215 | /* No command line, one static partition, whole device */ |
Stefan Roese | 68d7d65 | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 216 | #undef CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 700a0c6 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 217 | #define CONFIG_JFFS2_DEV "nor0" |
| 218 | #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF |
| 219 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 |
| 220 | |
| 221 | /* mtdparts command line support */ |
| 222 | /* Note: fake mtd_id used, no linux mtd map file */ |
| 223 | /* |
Stefan Roese | 68d7d65 | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 224 | #define CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 700a0c6 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 225 | #define MTDIDS_DEFAULT "nor0=fads0,nor1=fads-1,nor2=fads-2,nor3=fads-3" |
| 226 | #define MTDPARTS_DEFAULT "mtdparts=fads-0:-@1m(user1),fads-1:-(user2),fads-2:-(user3),fads-3:-(user4)" |
| 227 | */ |
| 228 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_JFFS2_SORT_FRAGMENTS |
Jon Loeliger | 77a3185 | 2007-07-10 10:39:10 -0500 | [diff] [blame] | 230 | #endif |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 231 | |
| 232 | /*----------------------------------------------------------------------- |
| 233 | * Cache Configuration |
| 234 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
| 236 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 237 | |
| 238 | /*----------------------------------------------------------------------- |
| 239 | * I2C configuration |
| 240 | */ |
Jon Loeliger | c508a4c | 2007-07-09 18:31:28 -0500 | [diff] [blame] | 241 | #if defined(CONFIG_CMD_I2C) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 242 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address defaults */ |
| 244 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 245 | #endif |
| 246 | |
| 247 | /*----------------------------------------------------------------------- |
| 248 | * SYPCR - System Protection Control 11-9 |
| 249 | * SYPCR can only be written once after reset! |
| 250 | *----------------------------------------------------------------------- |
| 251 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 252 | */ |
| 253 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 255 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 256 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 257 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 258 | #endif |
| 259 | |
| 260 | /*----------------------------------------------------------------------- |
| 261 | * SIUMCR - SIU Module Configuration 11-6 |
| 262 | *----------------------------------------------------------------------- |
| 263 | * PCMCIA config., multi-function pin tri-state |
| 264 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 266 | |
| 267 | /*----------------------------------------------------------------------- |
| 268 | * TBSCR - Time Base Status and Control 11-26 |
| 269 | *----------------------------------------------------------------------- |
| 270 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 271 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 273 | |
| 274 | /*----------------------------------------------------------------------- |
| 275 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 276 | *----------------------------------------------------------------------- |
| 277 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 278 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 280 | |
| 281 | /*----------------------------------------------------------------------- |
| 282 | * SCCR - System Clock and reset Control Register 15-27 |
| 283 | *----------------------------------------------------------------------- |
| 284 | * Set clock output, timebase and RTC source and divider, |
| 285 | * power management and some other internal clocks |
| 286 | */ |
| 287 | #define SCCR_MASK SCCR_EBDF11 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 288 | #define CONFIG_SYS_SCCR SCCR_TBS |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 289 | |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 290 | /*----------------------------------------------------------------------- |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 291 | * DER - Debug Enable Register |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 292 | *----------------------------------------------------------------------- |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 293 | * Set to zero to prevent the processor from entering debug mode |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 294 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 295 | #define CONFIG_SYS_DER 0 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 296 | |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 297 | /* Because of the way the 860 starts up and assigns CS0 the entire |
| 298 | * address space, we have to set the memory controller differently. |
| 299 | * Normally, you write the option register first, and then enable the |
| 300 | * chip select by writing the base register. For CS0, you must write |
| 301 | * the base register first, followed by the option register. |
| 302 | */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 303 | |
| 304 | /* |
| 305 | * Init Memory Controller: |
| 306 | * |
| 307 | * BR0/OR0 (Flash) |
| 308 | * BR1/OR1 (BCSR) |
| 309 | */ |
| 310 | /* the other CS:s are determined by looking at parameters in BCSRx */ |
| 311 | |
| 312 | #define BCSR_ADDR ((uint) 0xFF080000) |
| 313 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 314 | #define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 315 | |
| 316 | /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 318 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) /* 8 Mbyte until detected */ |
| 320 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA_MSK) | BR_V ) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 321 | |
| 322 | /* BCSRx - Board Control and Status Registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 323 | #define CONFIG_SYS_OR1_PRELIM 0xFFFF8110 /* 64Kbyte address space */ |
| 324 | #define CONFIG_SYS_BR1_PRELIM ((BCSR_ADDR) | BR_V) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 325 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 326 | /* values according to the manual */ |
| 327 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 328 | #define BCSR0 ((uint) (BCSR_ADDR + 0x00)) |
| 329 | #define BCSR1 ((uint) (BCSR_ADDR + 0x04)) |
| 330 | #define BCSR2 ((uint) (BCSR_ADDR + 0x08)) |
| 331 | #define BCSR3 ((uint) (BCSR_ADDR + 0x0c)) |
| 332 | #define BCSR4 ((uint) (BCSR_ADDR + 0x10)) |
| 333 | |
| 334 | /* |
| 335 | * (F)ADS bitvalues by Helmut Buchsbaum |
| 336 | * |
| 337 | * See User's Manual for a proper |
| 338 | * description of the following structures |
| 339 | */ |
| 340 | |
| 341 | #define BCSR0_ERB ((uint)0x80000000) |
| 342 | #define BCSR0_IP ((uint)0x40000000) |
| 343 | #define BCSR0_BDIS ((uint)0x10000000) |
| 344 | #define BCSR0_BPS_MASK ((uint)0x0C000000) |
| 345 | #define BCSR0_ISB_MASK ((uint)0x01800000) |
| 346 | #define BCSR0_DBGC_MASK ((uint)0x00600000) |
| 347 | #define BCSR0_DBPC_MASK ((uint)0x00180000) |
| 348 | #define BCSR0_EBDF_MASK ((uint)0x00060000) |
| 349 | |
| 350 | #define BCSR1_FLASH_EN ((uint)0x80000000) |
| 351 | #define BCSR1_DRAM_EN ((uint)0x40000000) |
| 352 | #define BCSR1_ETHEN ((uint)0x20000000) |
| 353 | #define BCSR1_IRDEN ((uint)0x10000000) |
| 354 | #define BCSR1_FLASH_CFG_EN ((uint)0x08000000) |
| 355 | #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000) |
| 356 | #define BCSR1_BCSR_EN ((uint)0x02000000) |
| 357 | #define BCSR1_RS232EN_1 ((uint)0x01000000) |
| 358 | #define BCSR1_PCCEN ((uint)0x00800000) |
| 359 | #define BCSR1_PCCVCC0 ((uint)0x00400000) |
| 360 | #define BCSR1_PCCVPP_MASK ((uint)0x00300000) |
| 361 | #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000) |
| 362 | #define BCSR1_RS232EN_2 ((uint)0x00040000) |
| 363 | #define BCSR1_SDRAM_EN ((uint)0x00020000) |
| 364 | #define BCSR1_PCCVCC1 ((uint)0x00010000) |
| 365 | |
| 366 | #define BCSR1_PCCVCCON BCSR1_PCCVCC0 |
| 367 | |
| 368 | #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000) |
wdenk | 99edcfb | 2004-06-09 21:54:22 +0000 | [diff] [blame] | 369 | #define BCSR2_FLASH_PD_SHIFT 28 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 370 | #define BCSR2_DRAM_PD_MASK ((uint)0x07800000) |
| 371 | #define BCSR2_DRAM_PD_SHIFT 23 |
| 372 | #define BCSR2_EXTTOLI_MASK ((uint)0x00780000) |
| 373 | #define BCSR2_DBREVNR_MASK ((uint)0x00030000) |
| 374 | |
| 375 | #define BCSR3_DBID_MASK ((ushort)0x3800) |
| 376 | #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400) |
| 377 | #define BCSR3_BREVNR0 ((ushort)0x0080) |
| 378 | #define BCSR3_FLASH_PD_MASK ((ushort)0x0070) |
| 379 | #define BCSR3_BREVN1 ((ushort)0x0008) |
| 380 | #define BCSR3_BREVN2_MASK ((ushort)0x0003) |
| 381 | |
| 382 | #define BCSR4_ETHLOOP ((uint)0x80000000) |
| 383 | #define BCSR4_TFPLDL ((uint)0x40000000) |
| 384 | #define BCSR4_TPSQEL ((uint)0x20000000) |
| 385 | #define BCSR4_SIGNAL_LAMP ((uint)0x10000000) |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 386 | #if defined(CONFIG_MPC823) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 387 | #define BCSR4_USB_EN ((uint)0x08000000) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 388 | #define BCSR4_USB_SPEED ((uint)0x04000000) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 389 | #define BCSR4_VCCO ((uint)0x02000000) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 390 | #define BCSR4_VIDEO_ON ((uint)0x00800000) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 391 | #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 392 | #define BCSR4_VIDEO_RST ((uint)0x00200000) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 393 | #define BCSR4_MODEM_EN ((uint)0x00100000) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 394 | #define BCSR4_DATA_VOICE ((uint)0x00080000) |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 395 | #elif defined(CONFIG_MPC850) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 396 | #define BCSR4_DATA_VOICE ((uint)0x00080000) |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 397 | #elif defined(CONFIG_MPC860SAR) |
| 398 | #define BCSR4_UTOPIA_EN ((uint)0x08000000) |
| 399 | #else /* MPC860T and other chips with FEC */ |
| 400 | #define BCSR4_FETH_EN ((uint)0x08000000) |
| 401 | #define BCSR4_FETHCFG0 ((uint)0x04000000) |
| 402 | #define BCSR4_FETHFDE ((uint)0x02000000) |
| 403 | #define BCSR4_FETHCFG1 ((uint)0x00400000) |
| 404 | #define BCSR4_FETHRST ((uint)0x00200000) |
| 405 | #endif |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 406 | |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 407 | /* BSCR5 exists on MPC86xADS and MPC885ADS only */ |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 408 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 409 | #define CONFIG_SYS_PHYDEV_ADDR (BCSR_ADDR + 0x20000) |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 410 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 411 | #define BCSR5 (CONFIG_SYS_PHYDEV_ADDR + 0x300) |
wdenk | 1114257 | 2004-06-06 21:35:06 +0000 | [diff] [blame] | 412 | |
| 413 | #define BCSR5_MII2_EN 0x40 |
| 414 | #define BCSR5_MII2_RST 0x20 |
| 415 | #define BCSR5_T1_RST 0x10 |
| 416 | #define BCSR5_ATM155_RST 0x08 |
| 417 | #define BCSR5_ATM25_RST 0x04 |
| 418 | #define BCSR5_MII1_EN 0x02 |
| 419 | #define BCSR5_MII1_RST 0x01 |
| 420 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 421 | /* We don't use the 8259. |
| 422 | */ |
| 423 | #define NR_8259_INTS 0 |
| 424 | |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 425 | /*----------------------------------------------------------------------- |
| 426 | * PCMCIA stuff |
| 427 | *----------------------------------------------------------------------- |
| 428 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 429 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 430 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 431 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 432 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 433 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 434 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 435 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 436 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 437 | |
| 438 | /*----------------------------------------------------------------------- |
| 439 | * IDE/ATA stuff |
| 440 | *----------------------------------------------------------------------- |
| 441 | */ |
| 442 | #define CONFIG_MAC_PARTITION 1 |
| 443 | #define CONFIG_DOS_PARTITION 1 |
| 444 | #define CONFIG_ISO_PARTITION 1 |
| 445 | |
| 446 | #undef CONFIG_ATAPI |
Jon Loeliger | 77a3185 | 2007-07-10 10:39:10 -0500 | [diff] [blame] | 447 | #if 0 /* does not make sense when CONFIG_CMD_IDE is not enabled, too */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 448 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ |
Wolfgang Denk | 966083e | 2006-07-21 15:24:56 +0200 | [diff] [blame] | 449 | #endif |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 450 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 451 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 452 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 453 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 454 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 2 IDE busses */ |
| 455 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */ |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 456 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 457 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
| 458 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 459 | |
| 460 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 461 | #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 462 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 463 | #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 464 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 465 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 |
wdenk | 180d3f7 | 2004-01-04 16:28:35 +0000 | [diff] [blame] | 466 | |
| 467 | #define CONFIG_DISK_SPINUP_TIME 1000000 |
Wolfgang Denk | 8ff0208 | 2006-03-12 01:55:43 +0100 | [diff] [blame] | 468 | /* #undef CONFIG_DISK_SPINUP_TIME */ /* usin Compact Flash */ |