blob: c69b53de15502f93a3aba41490b9ce7c4c951f6d [file] [log] [blame]
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02001/*
2 * SPI flash internal definitions
3 *
4 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +05305 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
6 *
Jagannadha Sutradharudu Teki0c88a842013-10-10 22:32:55 +05307 * SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02008 */
9
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +053010#ifndef _SF_INTERNAL_H_
11#define _SF_INTERNAL_H_
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020012
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +053013#define SPI_FLASH_3B_ADDR_LEN 3
14#define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053015#define SPI_FLASH_16MB_BOUN 0x1000000
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020016
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053017/* CFI Manufacture ID's */
18#define SPI_FLASH_CFI_MFR_SPANSION 0x01
19#define SPI_FLASH_CFI_MFR_STMICRO 0x20
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053020#define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053021#define SPI_FLASH_CFI_MFR_WINBOND 0xef
22
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053023/* SECT flags */
Jagannadha Sutradharudu Tekice22b922013-10-07 19:34:56 +053024#define SECT_4K (1 << 1)
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053025#define SECT_32K (1 << 2)
26#define E_FSR (1 << 3)
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020027
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053028/* Erase commands */
29#define CMD_ERASE_4K 0x20
30#define CMD_ERASE_32K 0x52
31#define CMD_ERASE_CHIP 0xc7
32#define CMD_ERASE_64K 0xd8
33
34/* Write commands */
Mike Frysingerb4c87d62012-01-28 16:26:03 -080035#define CMD_WRITE_STATUS 0x01
Mike Frysingerd4aa5002011-04-25 06:58:29 +000036#define CMD_PAGE_PROGRAM 0x02
Mike Frysinger66ecb7c2011-04-25 06:59:53 +000037#define CMD_WRITE_DISABLE 0x04
Mike Frysinger61630452011-01-10 02:20:12 -050038#define CMD_READ_STATUS 0x05
Jagannadha Sutradharudu Teki3163aaa2014-01-11 15:13:11 +053039#define CMD_QUAD_PAGE_PROGRAM 0x32
Mike Frysingerffdb20b2013-12-03 16:43:27 -070040#define CMD_READ_STATUS1 0x35
Mike Frysingere7b44ed2011-01-10 02:20:13 -050041#define CMD_WRITE_ENABLE 0x06
Jagannadha Sutradharudu Tekice22b922013-10-07 19:34:56 +053042#define CMD_READ_CONFIG 0x35
43#define CMD_FLAG_STATUS 0x70
Mike Frysinger61630452011-01-10 02:20:12 -050044
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053045/* Read commands */
46#define CMD_READ_ARRAY_SLOW 0x03
47#define CMD_READ_ARRAY_FAST 0x0b
Jagannadha Sutradharudu Teki4e09cc12014-01-11 15:10:28 +053048#define CMD_READ_DUAL_OUTPUT_FAST 0x3b
49#define CMD_READ_DUAL_IO_FAST 0xbb
Jagannadha Sutradharudu Teki3163aaa2014-01-11 15:13:11 +053050#define CMD_READ_QUAD_OUTPUT_FAST 0x6b
Jagannadha Sutradharudu Tekic4ba0d82013-12-24 15:24:31 +053051#define CMD_READ_QUAD_IO_FAST 0xeb
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053052#define CMD_READ_ID 0x9f
Jagannadha Sutradharudu Tekie612ddf2013-06-19 15:37:09 +053053
Jagannadha Sutradharudu Tekicf6b11d2013-06-19 15:31:23 +053054/* Bank addr access commands */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053055#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki1dcd6d02013-06-19 15:33:58 +053056# define CMD_BANKADDR_BRWR 0x17
57# define CMD_BANKADDR_BRRD 0x16
58# define CMD_EXTNADDR_WREAR 0xC5
59# define CMD_EXTNADDR_RDEAR 0xC8
60#endif
Jagannadha Sutradharudu Tekicf6b11d2013-06-19 15:31:23 +053061
Mike Frysinger61630452011-01-10 02:20:12 -050062/* Common status */
63#define STATUS_WIP 0x01
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053064#define STATUS_QEB_WINSPAN (1 << 1)
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053065#define STATUS_QEB_MXIC (1 << 6)
Jagannadha Sutradharudu Teki615a1562013-06-21 15:56:30 +053066#define STATUS_PEC 0x80
Mike Frysinger61630452011-01-10 02:20:12 -050067
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053068/* Flash timeout values */
69#define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
70#define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
71#define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
72
73/* SST specific */
74#ifdef CONFIG_SPI_FLASH_SST
75# define SST_WP 0x01 /* Supports AAI word program */
Jagannadha Sutradharudu Tekice22b922013-10-07 19:34:56 +053076# define CMD_SST_BP 0x02 /* Byte Program */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053077# define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
78
79int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
80 const void *buf);
81#endif
82
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020083/* Send a single-byte command to the device and read the response */
84int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
85
86/*
87 * Send a multi-byte command to the device and read the response. Used
88 * for flash array reads, etc.
89 */
90int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
91 size_t cmd_len, void *data, size_t data_len);
92
93/*
94 * Send a multi-byte command to the device followed by (optional)
95 * data. Used for programming the flash array, etc.
96 */
97int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
98 const void *data, size_t data_len);
99
Mike Frysingerd4aa5002011-04-25 06:58:29 +0000100
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530101/* Flash erase(sectors) operation, support all possible erase commands */
102int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
Jagannadha Sutradharudu Teki10ca45d2013-10-02 19:34:53 +0530103
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530104/* Program the status register */
105int spi_flash_cmd_write_status(struct spi_flash *flash, u8 sr);
106
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +0530107/* Set quad enbale bit for macronix flashes */
108int spi_flash_set_qeb_mxic(struct spi_flash *flash);
109
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +0530110/* Set quad enbale bit for winbond and spansion flashes */
111int spi_flash_set_qeb_winspan(struct spi_flash *flash);
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530112
113/* Enable writing on the SPI flash */
Mike Frysinger2744a4e2011-04-23 23:05:55 +0000114static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
115{
116 return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
117}
118
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530119/* Disable writing on the SPI flash */
Mike Frysinger66ecb7c2011-04-25 06:59:53 +0000120static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
121{
122 return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
123}
124
125/*
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530126 * Send the read status command to the device and wait for the wip
127 * (write-in-progress) bit to clear itself.
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +0200128 */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530129int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout);
130
Jagannadha Sutradharudu Tekiacc23752013-06-21 19:19:00 +0530131/*
132 * Used for spi_flash write operation
133 * - SPI claim
134 * - spi_flash_cmd_write_enable
135 * - spi_flash_cmd_write
136 * - spi_flash_cmd_wait_ready
137 * - SPI release
138 */
139int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
140 size_t cmd_len, const void *buf, size_t buf_len);
Mike Frysinger61630452011-01-10 02:20:12 -0500141
142/*
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530143 * Flash write operation, support all possible write commands.
144 * Write the requested data out breaking it up into multiple write
145 * commands as needed per the write size.
Mike Frysinger61630452011-01-10 02:20:12 -0500146 */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530147int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
148 size_t len, const void *buf);
Mike Frysinger61630452011-01-10 02:20:12 -0500149
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530150/*
151 * Same as spi_flash_cmd_read() except it also claims/releases the SPI
152 * bus. Used as common part of the ->read() operation.
153 */
154int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
155 size_t cmd_len, void *data, size_t data_len);
156
157/* Flash read operation, support all possible read commands */
158int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
159 size_t len, void *data);
160
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +0530161#endif /* _SF_INTERNAL_H_ */