blob: a451acf1f4bf604c286e6840f3257cbb6456b0c5 [file] [log] [blame]
Lucile Quirion9ee16892015-06-30 17:17:47 -04001/*
2 * Copyright (C) 2015, Savoir-faire Linux Inc.
3 *
4 * Derived from MX51EVK code by
5 * Guennadi Liakhovetski <lg@denx.de>
6 * Freescale Semiconductor, Inc.
7 *
8 * Configuration settings for the TS4800 Board
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_MX51
18
Lucile Quirion9ee16892015-06-30 17:17:47 -040019#define CONFIG_SYS_NO_FLASH /* No NOR Flash */
Bin Menga1875592016-02-05 19:30:11 -080020#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is a 2nd stage bootloader */
Lucile Quirion9ee16892015-06-30 17:17:47 -040021
22#define CONFIG_HW_WATCHDOG
23
24#define CONFIG_MACH_TYPE MACH_TYPE_TS48XX
25
26/* text base address used when linking */
27#define CONFIG_SYS_TEXT_BASE 0x90008000
28
29#include <asm/arch/imx-regs.h>
30
31/* enable passing of ATAGs */
32#define CONFIG_CMDLINE_TAG
33#define CONFIG_SETUP_MEMORY_TAGS
34#define CONFIG_INITRD_TAG
35#define CONFIG_REVISION_TAG
36
Lucile Quirion9ee16892015-06-30 17:17:47 -040037/*
38 * Size of malloc() pool
39 */
40#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
41
42/*
43 * Hardware drivers
44 */
45
46#define CONFIG_MXC_UART
47#define CONFIG_MXC_UART_BASE UART1_BASE
48#define CONFIG_MXC_GPIO
49
50/*
51 * SPI Configs
52 * */
53#define CONFIG_HARD_SPI /* puts SPI: ready */
54#define CONFIG_MXC_SPI /* driver for the SPI controllers*/
Lucile Quirion9ee16892015-06-30 17:17:47 -040055
56/*
57 * MMC Configs
58 * */
59#define CONFIG_FSL_ESDHC
60#define CONFIG_SYS_FSL_ESDHC_ADDR MMC_SDHC1_BASE_ADDR
61
Lucile Quirion9ee16892015-06-30 17:17:47 -040062#define CONFIG_GENERIC_MMC
Lucile Quirion9ee16892015-06-30 17:17:47 -040063#define CONFIG_DOS_PARTITION
64
Damien Riegelf3488bb2015-06-30 17:17:48 -040065/*
66 * Eth Configs
67 */
68#define CONFIG_MII
69#define CONFIG_PHYLIB
70#define CONFIG_PHY_SMSC
71
72#define CONFIG_FEC_MXC
73#define IMX_FEC_BASE FEC_BASE_ADDR
74#define CONFIG_ETHPRIME "FEC"
75#define CONFIG_FEC_MXC_PHYADDR 0
76
Lucile Quirion9ee16892015-06-30 17:17:47 -040077/* allow to overwrite serial and ethaddr */
78#define CONFIG_ENV_OVERWRITE /* disable vendor parameters protection (serial#, ethaddr) */
79#define CONFIG_CONS_INDEX 1 /* use UART0 : used by serial driver */
80#define CONFIG_BAUDRATE 115200
81
82/***********************************************************
83 * Command definition
84 ***********************************************************/
85
Lucile Quirion9ee16892015-06-30 17:17:47 -040086/* Environment variables */
87
Lucile Quirion9ee16892015-06-30 17:17:47 -040088
89#define CONFIG_LOADADDR 0x91000000 /* loadaddr env var */
90
91#define CONFIG_EXTRA_ENV_SETTINGS \
92 "script=boot.scr\0" \
Damien Riegele4537942016-04-21 17:34:02 -040093 "image=zImage\0" \
94 "fdt_file=imx51-ts4800.dtb\0" \
95 "fdt_addr=0x90fe0000\0" \
Lucile Quirion9ee16892015-06-30 17:17:47 -040096 "mmcdev=0\0" \
Damien Riegele4537942016-04-21 17:34:02 -040097 "mmcpart=2\0" \
98 "mmcroot=/dev/mmcblk0p3 rootwait rw\0" \
99 "mmcargs=setenv bootargs root=${mmcroot}\0" \
Lucile Quirion9ee16892015-06-30 17:17:47 -0400100 "addtty=setenv bootargs ${bootargs} console=ttymxc0,${baudrate}\0" \
101 "loadbootscript=" \
102 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
103 "bootscript=echo Running bootscript from mmc ...; " \
104 "source\0" \
105 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image};\0" \
Damien Riegele4537942016-04-21 17:34:02 -0400106 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
Lucile Quirion9ee16892015-06-30 17:17:47 -0400107 "mmcboot=echo Booting from mmc ...; " \
108 "run mmcargs addtty; " \
Damien Riegele4537942016-04-21 17:34:02 -0400109 "if run loadfdt; then " \
110 "bootz ${loadaddr} - ${fdt_addr}; " \
111 "else " \
112 "echo ERR: cannot load FDT; " \
113 "fi; "
114
Lucile Quirion9ee16892015-06-30 17:17:47 -0400115
116#define CONFIG_BOOTCOMMAND \
117 "mmc dev ${mmcdev}; if mmc rescan; then " \
118 "if run loadbootscript; then " \
119 "run bootscript; " \
120 "else " \
121 "if run loadimage; then " \
122 "run mmcboot; " \
123 "fi; " \
124 "fi; " \
125 "fi; "
126
127/*
128 * Miscellaneous configurable options
129 */
130#define CONFIG_SYS_LONGHELP /* undef to save memory */
Lucile Quirion9ee16892015-06-30 17:17:47 -0400131#define CONFIG_AUTO_COMPLETE
132#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
133/* Print Buffer Size */
134#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
135#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
136#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
137
138#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
139
140#define CONFIG_CMDLINE_EDITING
141
142/*-----------------------------------------------------------------------
143 * Physical Memory Map
144 */
145#define CONFIG_NR_DRAM_BANKS 1
146#define PHYS_SDRAM_1 CSD0_BASE_ADDR
147#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
148
149#define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
150#define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
151#define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
152
153#define CONFIG_BOARD_EARLY_INIT_F
154
155#define CONFIG_SYS_INIT_SP_OFFSET \
156 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
157#define CONFIG_SYS_INIT_SP_ADDR \
158 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
159
160/* Low level init */
161#define CONFIG_SYS_DDR_CLKSEL 0
162#define CONFIG_SYS_CLKTL_CBCDR 0x59E35100
163#define CONFIG_SYS_MAIN_PWR_ON
164
165/*-----------------------------------------------------------------------
166 * Environment organization
167 */
168
169#define CONFIG_ENV_OFFSET (6 * 64 * 1024)
170#define CONFIG_ENV_SIZE (8 * 1024)
171#define CONFIG_ENV_IS_IN_MMC
172#define CONFIG_SYS_MMC_ENV_DEV 0
173
174#endif