blob: 06017a81bc883681daf858fdd8a51c9a7696cd86 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marian Balakowicz991425f2006-03-14 16:24:38 +01002/*
Wolfgang Denk2ae18242010-10-06 09:05:45 +02003 * (C) Copyright 2006-2010
Marian Balakowicz991425f2006-03-14 16:24:38 +01004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowicz991425f2006-03-14 16:24:38 +01005 */
6
7/*
8 * mpc8349emds board configuration file
9 *
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Marian Balakowicz991425f2006-03-14 16:24:38 +010015/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
Marian Balakowicz991425f2006-03-14 16:24:38 +010019
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020#define CONFIG_SYS_IMMR 0xE0000000
Marian Balakowicz991425f2006-03-14 16:24:38 +010021
Joe Hershberger32795ec2011-10-11 23:57:14 -050022#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
24#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowicz991425f2006-03-14 16:24:38 +010025
26/*
27 * DDR Setup
28 */
Xie Xiaobo8d172c02007-02-14 18:26:44 +080029#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowiczd326f4a2006-03-16 15:19:35 +010030#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowicz991425f2006-03-14 16:24:38 +010031#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
32
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +010033/*
York Sund26e34c2016-12-28 08:43:40 -080034 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
35 * unselect it to use old spd_sdram.c
York Sund4b91062011-08-26 11:32:45 -070036 */
York Sund4b91062011-08-26 11:32:45 -070037#define CONFIG_SYS_SPD_BUS_NUM 0
38#define SPD_EEPROM_ADDRESS1 0x52
39#define SPD_EEPROM_ADDRESS2 0x51
York Sund4b91062011-08-26 11:32:45 -070040#define CONFIG_DIMM_SLOTS_PER_CTLR 2
41#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
42#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
43#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
York Sund4b91062011-08-26 11:32:45 -070044
45/*
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +010046 * 32-bit data path mode.
Wolfgang Denkcf48eb92006-04-16 10:51:58 +020047 *
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +010048 * Please note that using this mode for devices with the real density of 64-bit
49 * effectively reduces the amount of available memory due to the effect of
50 * wrapping around while translating address to row/columns, for example in the
51 * 256MB module the upper 128MB get aliased with contents of the lower
52 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkcf48eb92006-04-16 10:51:58 +020053 * data path.
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +010054 */
55#undef CONFIG_DDR_32BIT
56
Joe Hershberger32795ec2011-10-11 23:57:14 -050057#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
58#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger32795ec2011-10-11 23:57:14 -050060#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
61 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowicz991425f2006-03-14 16:24:38 +010062#undef CONFIG_DDR_2T_TIMING
63
Xie Xiaobo8d172c02007-02-14 18:26:44 +080064/*
65 * DDRCDR - DDR Control Driver Register
66 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo8d172c02007-02-14 18:26:44 +080068
Marian Balakowicz991425f2006-03-14 16:24:38 +010069#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +010070/*
71 * Determine DDR configuration from I2C interface.
72 */
73#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
Marian Balakowicz991425f2006-03-14 16:24:38 +010074#else
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +010075/*
76 * Manually set up DDR parameters
77 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo8d172c02007-02-14 18:26:44 +080079#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger32795ec2011-10-11 23:57:14 -050081#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
Joe Hershberger32795ec2011-10-11 23:57:14 -050083#define CONFIG_SYS_DDR_TIMING_0 0x00220802
84#define CONFIG_SYS_DDR_TIMING_1 0x38357322
85#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
86#define CONFIG_SYS_DDR_TIMING_3 0x00000000
87#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_DDR_MODE 0x47d00432
89#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger32795ec2011-10-11 23:57:14 -050090#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
92#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo8d172c02007-02-14 18:26:44 +080093#else
Joe Hershberger2e651b22011-10-11 23:57:31 -050094#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger32795ec2011-10-11 23:57:14 -050095 | CSCONFIG_ROW_BIT_13 \
96 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_DDR_TIMING_1 0x36332321
98#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger32795ec2011-10-11 23:57:14 -050099#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +0100101
102#if defined(CONFIG_DDR_32BIT)
103/* set burst length to 8 for 32-bit data path */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500104 /* DLL,normal,seq,4/2.5, 8 burst len */
105#define CONFIG_SYS_DDR_MODE 0x00000023
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +0100106#else
107/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500108 /* DLL,normal,seq,4/2.5, 4 burst len */
109#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowskidc9e4992006-03-16 17:46:46 +0100110#endif
Marian Balakowicz991425f2006-03-14 16:24:38 +0100111#endif
Xie Xiaobo8d172c02007-02-14 18:26:44 +0800112#endif
Marian Balakowicz991425f2006-03-14 16:24:38 +0100113
114/*
115 * SDRAM on the Local Bus
116 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
118#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100119
120/*
121 * FLASH on the Local Bus
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500124#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100125
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500126#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
127 | BR_PS_16 /* 16 bit port */ \
128 | BR_MS_GPCM /* MSEL = GPCM */ \
129 | BR_V) /* valid */
130#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger32795ec2011-10-11 23:57:14 -0500131 | OR_UPM_XAM \
132 | OR_GPCM_CSNT \
133 | OR_GPCM_ACS_DIV2 \
134 | OR_GPCM_XACS \
135 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500136 | OR_GPCM_TRLX_SET \
137 | OR_GPCM_EHTR_SET \
Joe Hershberger32795ec2011-10-11 23:57:14 -0500138 | OR_GPCM_EAD)
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500139
Joe Hershberger32795ec2011-10-11 23:57:14 -0500140#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
141#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#undef CONFIG_SYS_FLASH_CHECKSUM
144#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
145#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100146
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200147#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
150#define CONFIG_SYS_RAMBOOT
Marian Balakowicz991425f2006-03-14 16:24:38 +0100151#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#undef CONFIG_SYS_RAMBOOT
Marian Balakowicz991425f2006-03-14 16:24:38 +0100153#endif
154
155/*
156 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
157 */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500158#define CONFIG_SYS_BCSR 0xE2400000
159 /* Access window base at BCSR base */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500160#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
161 | BR_PS_8 \
162 | BR_MS_GPCM \
163 | BR_V)
164 /* 0x00000801 */
165#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
166 | OR_GPCM_XAM \
167 | OR_GPCM_CSNT \
168 | OR_GPCM_SCY_15 \
169 | OR_GPCM_TRLX_CLEAR \
170 | OR_GPCM_EHTR_CLEAR)
171 /* 0xFFFFE8F0 */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger32795ec2011-10-11 23:57:14 -0500174#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
175#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowicz991425f2006-03-14 16:24:38 +0100176
Joe Hershberger32795ec2011-10-11 23:57:14 -0500177#define CONFIG_SYS_GBL_DATA_OFFSET \
178 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowicz991425f2006-03-14 16:24:38 +0100180
Kevin Hao16c8c172016-07-08 11:25:14 +0800181#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500182#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100183
184/*
185 * Local Bus LCRR and LBCR regs
186 * LCRR: DLL bypass, Clock divider is 4
187 * External Local Bus rate is
188 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
189 */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500190#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
191#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_LBC_LBCR 0x00000000
Marian Balakowicz991425f2006-03-14 16:24:38 +0100193
Xie Xiaobo8d172c02007-02-14 18:26:44 +0800194/*
Marian Balakowicz991425f2006-03-14 16:24:38 +0100195 * Serial Port
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_NS16550_SERIAL
198#define CONFIG_SYS_NS16550_REG_SIZE 1
199#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger32795ec2011-10-11 23:57:14 -0500202 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowicz991425f2006-03-14 16:24:38 +0100203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
205#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100206
Marian Balakowicz991425f2006-03-14 16:24:38 +0100207/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200208#define CONFIG_SYS_I2C
209#define CONFIG_SYS_I2C_FSL
210#define CONFIG_SYS_FSL_I2C_SPEED 400000
211#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
212#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
213#define CONFIG_SYS_FSL_I2C2_SPEED 400000
214#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
215#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
216#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Marian Balakowicz991425f2006-03-14 16:24:38 +0100217
Ben Warren80ddd222008-01-16 22:37:42 -0500218/* SPI */
Ben Warren80ddd222008-01-16 22:37:42 -0500219#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren80ddd222008-01-16 22:37:42 -0500220
221/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_GPIO1_PRELIM
223#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
224#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren80ddd222008-01-16 22:37:42 -0500225
Marian Balakowicz991425f2006-03-14 16:24:38 +0100226/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger32795ec2011-10-11 23:57:14 -0500228#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger32795ec2011-10-11 23:57:14 -0500230#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100231
Kumar Gala8fe9bf62006-04-20 13:45:32 -0500232/* USB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100234
235/*
236 * General PCI
237 * Addresses are mapped 1-1.
238 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
240#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
241#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
242#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
243#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
244#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500245#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
246#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
247#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
250#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
251#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
252#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
253#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
254#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500255#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
256#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
257#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100258
259#if defined(CONFIG_PCI)
260
Ira W. Snyder162338e2008-08-22 11:00:13 -0700261#define CONFIG_83XX_PCI_STREAMING
Marian Balakowicz991425f2006-03-14 16:24:38 +0100262
263#undef CONFIG_EEPRO100
264#undef CONFIG_TULIP
265
266#if !defined(CONFIG_PCI_PNP)
267 #define PCI_ENET0_IOADDR 0xFIXME
268 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200269 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100270#endif
271
272#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100274
275#endif /* CONFIG_PCI */
276
277/*
278 * TSEC configuration
279 */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100280
281#if defined(CONFIG_TSEC_ENET)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100282
283#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500284#define CONFIG_TSEC1 1
Kim Phillips255a35772007-05-16 16:52:19 -0500285#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger32795ec2011-10-11 23:57:14 -0500286#define CONFIG_TSEC2 1
Kim Phillips255a35772007-05-16 16:52:19 -0500287#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowicz991425f2006-03-14 16:24:38 +0100288#define TSEC1_PHY_ADDR 0
289#define TSEC2_PHY_ADDR 1
290#define TSEC1_PHYIDX 0
291#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500292#define TSEC1_FLAGS TSEC_GIGABIT
293#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowicz991425f2006-03-14 16:24:38 +0100294
295/* Options are: TSEC[0-1] */
296#define CONFIG_ETHPRIME "TSEC0"
297
298#endif /* CONFIG_TSEC_ENET */
299
300/*
301 * Configure on-board RTC
302 */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500303#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
304#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100305
306/*
307 * Environment
308 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger32795ec2011-10-11 23:57:14 -0500310 #define CONFIG_ENV_ADDR \
311 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200312 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
313 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowicz991425f2006-03-14 16:24:38 +0100314
315/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200316#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
317#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100318
319#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200321 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowicz991425f2006-03-14 16:24:38 +0100322#endif
323
324#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100326
Jon Loeliger8ea54992007-07-04 22:30:06 -0500327/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500328 * BOOTP options
329 */
330#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500331
Jon Loeliger659e2f62007-07-10 09:10:49 -0500332/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500333 * Command line configuration.
334 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500335
Marian Balakowicz991425f2006-03-14 16:24:38 +0100336#undef CONFIG_WATCHDOG /* watchdog disabled */
337
338/*
339 * Miscellaneous configurable options
340 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100342
Marian Balakowicz991425f2006-03-14 16:24:38 +0100343/*
344 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700345 * have to be in the first 256 MB of memory, since this is
Marian Balakowicz991425f2006-03-14 16:24:38 +0100346 * the maximum mapped by the Linux kernel during initialization.
347 */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500348 /* Initial Memory map for Linux*/
349#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800350#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100351
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100353
Lee Nippera5fe5142008-04-25 15:44:45 -0500354/*
355 * System performance
356 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger32795ec2011-10-11 23:57:14 -0500358#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
360#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
361#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
362#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nippera5fe5142008-04-25 15:44:45 -0500363
Marian Balakowicz991425f2006-03-14 16:24:38 +0100364/* System IO Config */
Kim Phillips3c9b1ee2009-06-05 14:11:33 -0500365#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowicz991425f2006-03-14 16:24:38 +0100367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger32795ec2011-10-11 23:57:14 -0500369#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
370 | HID0_ENABLE_INSTRUCTION_CACHE)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100371
Joe Hershberger32795ec2011-10-11 23:57:14 -0500372/* #define CONFIG_SYS_HID0_FINAL (\
Marian Balakowicz991425f2006-03-14 16:24:38 +0100373 HID0_ENABLE_INSTRUCTION_CACHE |\
374 HID0_ENABLE_M_BIT |\
Joe Hershberger32795ec2011-10-11 23:57:14 -0500375 HID0_ENABLE_ADDRESS_BROADCAST) */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100376
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_HID2 HID2_HBE
Marian Balakowicz991425f2006-03-14 16:24:38 +0100378
Marian Balakowicz991425f2006-03-14 16:24:38 +0100379#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000380#define CONFIG_PCI_INDIRECT_BRIDGE
Marian Balakowicz991425f2006-03-14 16:24:38 +0100381#endif
382
Jon Loeliger8ea54992007-07-04 22:30:06 -0500383#if defined(CONFIG_CMD_KGDB)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100384#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100385#endif
386
387/*
388 * Environment Configuration
389 */
390#define CONFIG_ENV_OVERWRITE
391
392#if defined(CONFIG_TSEC_ENET)
Marian Balakowicz991425f2006-03-14 16:24:38 +0100393#define CONFIG_HAS_ETH1
Andy Fleming10327dc2007-08-16 16:35:02 -0500394#define CONFIG_HAS_ETH0
Marian Balakowicz991425f2006-03-14 16:24:38 +0100395#endif
396
Mario Six5bc05432018-03-28 14:38:20 +0200397#define CONFIG_HOSTNAME "mpc8349emds"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000398#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000399#define CONFIG_BOOTFILE "uImage"
Marian Balakowicz991425f2006-03-14 16:24:38 +0100400
Joe Hershberger32795ec2011-10-11 23:57:14 -0500401#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowicz991425f2006-03-14 16:24:38 +0100402
Marian Balakowicz991425f2006-03-14 16:24:38 +0100403#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100404 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowicz991425f2006-03-14 16:24:38 +0100405 "echo"
406
407#define CONFIG_EXTRA_ENV_SETTINGS \
408 "netdev=eth0\0" \
409 "hostname=mpc8349emds\0" \
410 "nfsargs=setenv bootargs root=/dev/nfs rw " \
411 "nfsroot=${serverip}:${rootpath}\0" \
412 "ramargs=setenv bootargs root=/dev/ram rw\0" \
413 "addip=setenv bootargs ${bootargs} " \
414 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
415 ":${hostname}:${netdev}:off panic=1\0" \
416 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
417 "flash_nfs=run nfsargs addip addtty;" \
418 "bootm ${kernel_addr}\0" \
419 "flash_self=run ramargs addip addtty;" \
420 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
421 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
422 "bootm\0" \
Marian Balakowicz991425f2006-03-14 16:24:38 +0100423 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
424 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger32795ec2011-10-11 23:57:14 -0500425 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100426 "upd=run load update\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500427 "fdtaddr=780000\0" \
Kim Phillipscc861f72009-08-26 21:25:46 -0500428 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowicz991425f2006-03-14 16:24:38 +0100429 ""
430
Joe Hershberger32795ec2011-10-11 23:57:14 -0500431#define CONFIG_NFSBOOTCOMMAND \
432 "setenv bootargs root=/dev/nfs rw " \
433 "nfsroot=$serverip:$rootpath " \
434 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
435 "$netdev:off " \
436 "console=$consoledev,$baudrate $othbootargs;" \
437 "tftp $loadaddr $bootfile;" \
438 "tftp $fdtaddr $fdtfile;" \
439 "bootm $loadaddr - $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600440
441#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger32795ec2011-10-11 23:57:14 -0500442 "setenv bootargs root=/dev/ram rw " \
443 "console=$consoledev,$baudrate $othbootargs;" \
444 "tftp $ramdiskaddr $ramdiskfile;" \
445 "tftp $loadaddr $bootfile;" \
446 "tftp $fdtaddr $fdtfile;" \
447 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600448
Marian Balakowicz991425f2006-03-14 16:24:38 +0100449#define CONFIG_BOOTCOMMAND "run flash_self"
450
451#endif /* __CONFIG_H */