blob: 6e269409d6691c21bd36c0a3561323dbb1337d58 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasutfb8ddc22013-04-28 09:20:03 +00002/*
3 * Freescale i.MX23/i.MX28 LCDIF driver
4 *
5 * Copyright (C) 2011-2013 Marek Vasut <marex@denx.de>
Marek Vasutfb8ddc22013-04-28 09:20:03 +00006 */
7#include <common.h>
Igor Opaniuk23816322019-06-04 00:05:57 +03008#include <linux/errno.h>
Marek Vasutfb8ddc22013-04-28 09:20:03 +00009#include <malloc.h>
10#include <video_fb.h>
11
Marek Vasutfb8ddc22013-04-28 09:20:03 +000012#include <asm/arch/clock.h>
Igor Opaniuk23816322019-06-04 00:05:57 +030013#include <asm/arch/imx-regs.h>
Marek Vasutfb8ddc22013-04-28 09:20:03 +000014#include <asm/arch/sys_proto.h>
Stefano Babic552a8482017-06-29 10:16:06 +020015#include <asm/mach-imx/dma.h>
Igor Opaniuk23816322019-06-04 00:05:57 +030016#include <asm/io.h>
Marek Vasut84f957f2013-07-30 23:37:54 +020017
Marek Vasutfb8ddc22013-04-28 09:20:03 +000018#include "videomodes.h"
19
20#define PS2KHZ(ps) (1000000000UL / (ps))
21
22static GraphicDevice panel;
Marek Vasut84f957f2013-07-30 23:37:54 +020023struct mxs_dma_desc desc;
Marek Vasutfb8ddc22013-04-28 09:20:03 +000024
Marek Vasut9de4b722013-07-30 23:37:53 +020025/**
26 * mxsfb_system_setup() - Fine-tune LCDIF configuration
27 *
28 * This function is used to adjust the LCDIF configuration. This is usually
29 * needed when driving the controller in System-Mode to operate an 8080 or
30 * 6800 connected SmartLCD.
31 */
32__weak void mxsfb_system_setup(void)
33{
34}
35
Marek Vasutfb8ddc22013-04-28 09:20:03 +000036/*
Marek Vasutfcea4802017-04-05 13:31:01 +020037 * ARIES M28EVK:
Marek Vasutfb8ddc22013-04-28 09:20:03 +000038 * setenv videomode
39 * video=ctfb:x:800,y:480,depth:18,mode:0,pclk:30066,
40 * le:0,ri:256,up:0,lo:45,hs:1,vs:1,sync:100663296,vmode:0
Fabio Estevam11f98d12013-05-10 09:14:11 +000041 *
42 * Freescale mx23evk/mx28evk with a Seiko 4.3'' WVGA panel:
43 * setenv videomode
44 * video=ctfb:x:800,y:480,depth:24,mode:0,pclk:29851,
45 * le:89,ri:164,up:23,lo:10,hs:10,vs:10,sync:0,vmode:0
Marek Vasutfb8ddc22013-04-28 09:20:03 +000046 */
47
Igor Opaniukdcd91a62019-06-04 00:05:56 +030048static void mxs_lcd_init(u32 fb_addr, struct ctfb_res_modes *mode, int bpp)
Marek Vasutfb8ddc22013-04-28 09:20:03 +000049{
50 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
51 uint32_t word_len = 0, bus_width = 0;
52 uint8_t valid_data = 0;
53
54 /* Kick in the LCDIF clock */
Peng Fan95ae7002015-10-29 15:54:39 +080055 mxs_set_lcdclk(MXS_LCDIF_BASE, PS2KHZ(mode->pixclock));
Marek Vasutfb8ddc22013-04-28 09:20:03 +000056
57 /* Restart the LCDIF block */
58 mxs_reset_block(&regs->hw_lcdif_ctrl_reg);
59
60 switch (bpp) {
61 case 24:
62 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
63 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT;
64 valid_data = 0x7;
65 break;
66 case 18:
67 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
68 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT;
69 valid_data = 0x7;
70 break;
71 case 16:
72 word_len = LCDIF_CTRL_WORD_LENGTH_16BIT;
73 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT;
74 valid_data = 0xf;
75 break;
76 case 8:
77 word_len = LCDIF_CTRL_WORD_LENGTH_8BIT;
78 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT;
79 valid_data = 0xf;
80 break;
81 }
82
83 writel(bus_width | word_len | LCDIF_CTRL_DOTCLK_MODE |
84 LCDIF_CTRL_BYPASS_COUNT | LCDIF_CTRL_LCDIF_MASTER,
85 &regs->hw_lcdif_ctrl);
86
87 writel(valid_data << LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET,
88 &regs->hw_lcdif_ctrl1);
Marek Vasut9de4b722013-07-30 23:37:53 +020089
90 mxsfb_system_setup();
91
Marek Vasutfb8ddc22013-04-28 09:20:03 +000092 writel((mode->yres << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) | mode->xres,
93 &regs->hw_lcdif_transfer_count);
94
95 writel(LCDIF_VDCTRL0_ENABLE_PRESENT | LCDIF_VDCTRL0_ENABLE_POL |
96 LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT |
97 LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
98 mode->vsync_len, &regs->hw_lcdif_vdctrl0);
99 writel(mode->upper_margin + mode->lower_margin +
100 mode->vsync_len + mode->yres,
101 &regs->hw_lcdif_vdctrl1);
102 writel((mode->hsync_len << LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET) |
103 (mode->left_margin + mode->right_margin +
104 mode->hsync_len + mode->xres),
105 &regs->hw_lcdif_vdctrl2);
106 writel(((mode->left_margin + mode->hsync_len) <<
107 LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET) |
108 (mode->upper_margin + mode->vsync_len),
109 &regs->hw_lcdif_vdctrl3);
110 writel((0 << LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET) | mode->xres,
111 &regs->hw_lcdif_vdctrl4);
112
Igor Opaniukdcd91a62019-06-04 00:05:56 +0300113 writel(fb_addr, &regs->hw_lcdif_cur_buf);
114 writel(fb_addr, &regs->hw_lcdif_next_buf);
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000115
116 /* Flush FIFO first */
117 writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_set);
118
Marek Vasut9de4b722013-07-30 23:37:53 +0200119#ifndef CONFIG_VIDEO_MXS_MODE_SYSTEM
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000120 /* Sync signals ON */
121 setbits_le32(&regs->hw_lcdif_vdctrl4, LCDIF_VDCTRL4_SYNC_SIGNALS_ON);
Marek Vasut9de4b722013-07-30 23:37:53 +0200122#endif
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000123
124 /* FIFO cleared */
125 writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_clr);
126
127 /* RUN! */
128 writel(LCDIF_CTRL_RUN, &regs->hw_lcdif_ctrl_set);
129}
130
Igor Opaniuk9a672052019-06-04 00:05:58 +0300131static int mxs_probe_common(struct ctfb_res_modes *mode, int bpp, void *fb)
132{
133 /* Start framebuffer */
134 mxs_lcd_init((u32)fb, mode, bpp);
135
136#ifdef CONFIG_VIDEO_MXS_MODE_SYSTEM
137 /*
138 * If the LCD runs in system mode, the LCD refresh has to be triggered
139 * manually by setting the RUN bit in HW_LCDIF_CTRL register. To avoid
140 * having to set this bit manually after every single change in the
141 * framebuffer memory, we set up specially crafted circular DMA, which
142 * sets the RUN bit, then waits until it gets cleared and repeats this
143 * infinitelly. This way, we get smooth continuous updates of the LCD.
144 */
145 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
146
147 memset(&desc, 0, sizeof(struct mxs_dma_desc));
148 desc.address = (dma_addr_t)&desc;
149 desc.cmd.data = MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
150 MXS_DMA_DESC_WAIT4END |
151 (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
152 desc.cmd.pio_words[0] = readl(&regs->hw_lcdif_ctrl) | LCDIF_CTRL_RUN;
153 desc.cmd.next = (uint32_t)&desc.cmd;
154
155 /* Execute the DMA chain. */
156 mxs_dma_circ_start(MXS_DMA_CHANNEL_AHB_APBH_LCDIF, &desc);
157#endif
158
159 return 0;
160}
161
Peng Fana3c252d2015-10-29 15:54:49 +0800162void lcdif_power_down(void)
163{
164 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
165 int timeout = 1000000;
166
Fabio Estevamb24cf852017-02-22 10:40:22 -0300167 if (!panel.frameAdrs)
168 return;
169
Peng Fana3c252d2015-10-29 15:54:49 +0800170 writel(panel.frameAdrs, &regs->hw_lcdif_cur_buf_reg);
171 writel(panel.frameAdrs, &regs->hw_lcdif_next_buf_reg);
172 writel(LCDIF_CTRL1_VSYNC_EDGE_IRQ, &regs->hw_lcdif_ctrl1_clr);
173 while (--timeout) {
174 if (readl(&regs->hw_lcdif_ctrl1_reg) &
175 LCDIF_CTRL1_VSYNC_EDGE_IRQ)
176 break;
177 udelay(1);
178 }
179 mxs_reset_block((struct mxs_register_32 *)&regs->hw_lcdif_ctrl_reg);
180}
181
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000182void *video_hw_init(void)
183{
184 int bpp = -1;
Igor Opaniuk9a672052019-06-04 00:05:58 +0300185 int ret = 0;
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000186 char *penv;
Igor Opaniuk9a672052019-06-04 00:05:58 +0300187 void *fb = NULL;
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000188 struct ctfb_res_modes mode;
189
190 puts("Video: ");
191
192 /* Suck display configuration from "videomode" variable */
Simon Glass00caae62017-08-03 12:22:12 -0600193 penv = env_get("videomode");
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000194 if (!penv) {
Fabio Estevam620ca1c2013-06-26 16:08:13 -0300195 puts("MXSFB: 'videomode' variable not set!\n");
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000196 return NULL;
197 }
198
199 bpp = video_get_params(&mode, penv);
200
201 /* fill in Graphic device struct */
Igor Opaniuk9a672052019-06-04 00:05:58 +0300202 sprintf(panel.modeIdent, "%dx%dx%d", mode.xres, mode.yres, bpp);
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000203
204 panel.winSizeX = mode.xres;
205 panel.winSizeY = mode.yres;
206 panel.plnSizeX = mode.xres;
207 panel.plnSizeY = mode.yres;
208
209 switch (bpp) {
210 case 24:
211 case 18:
212 panel.gdfBytesPP = 4;
213 panel.gdfIndex = GDF_32BIT_X888RGB;
214 break;
215 case 16:
216 panel.gdfBytesPP = 2;
217 panel.gdfIndex = GDF_16BIT_565RGB;
218 break;
219 case 8:
220 panel.gdfBytesPP = 1;
221 panel.gdfIndex = GDF__8BIT_INDEX;
222 break;
223 default:
224 printf("MXSFB: Invalid BPP specified! (bpp = %i)\n", bpp);
225 return NULL;
226 }
227
228 panel.memSize = mode.xres * mode.yres * panel.gdfBytesPP;
229
230 /* Allocate framebuffer */
Marek Vasute57baf52013-07-30 23:37:52 +0200231 fb = memalign(ARCH_DMA_MINALIGN,
232 roundup(panel.memSize, ARCH_DMA_MINALIGN));
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000233 if (!fb) {
234 printf("MXSFB: Error allocating framebuffer!\n");
235 return NULL;
236 }
237
238 /* Wipe framebuffer */
239 memset(fb, 0, panel.memSize);
240
241 panel.frameAdrs = (u32)fb;
242
243 printf("%s\n", panel.modeIdent);
244
Igor Opaniuk9a672052019-06-04 00:05:58 +0300245 ret = mxs_probe_common(&mode, bpp, fb);
246 if (ret)
247 goto dealloc_fb;
Marek Vasut84f957f2013-07-30 23:37:54 +0200248
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000249 return (void *)&panel;
Igor Opaniuk9a672052019-06-04 00:05:58 +0300250
251dealloc_fb:
252 free(fb);
253
254 return NULL;
Marek Vasutfb8ddc22013-04-28 09:20:03 +0000255}