blob: af369867b95052870f86fef738d9366811734ff0 [file] [log] [blame]
Kumar Gala9490a7f2008-07-25 13:31:05 -05001/*
Vivek Mahajan4bc6eb72009-05-25 17:23:18 +05302 * Copyright 2008-2009 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Mingkai Hu0e905ac2009-09-18 11:45:09 +080030#ifdef CONFIG_MK_36BIT
Kumar Gala337f9fd2009-07-30 15:54:07 -050031#define CONFIG_PHYS_64BIT 1
32#endif
33
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080034#ifdef CONFIG_MK_NAND
35#define CONFIG_NAND_U_BOOT 1
36#define CONFIG_RAMBOOT_NAND 1
37#define CONFIG_RAMBOOT_TEXT_BASE 0xf8f82000
38#endif
39
Kumar Gala9490a7f2008-07-25 13:31:05 -050040/* High Level Configuration Options */
41#define CONFIG_BOOKE 1 /* BOOKE */
42#define CONFIG_E500 1 /* BOOKE e500 family */
43#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
44#define CONFIG_MPC8536 1
45#define CONFIG_MPC8536DS 1
46
Kumar Galac51fc5d2009-01-23 14:22:13 -060047#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Gala9490a7f2008-07-25 13:31:05 -050048#define CONFIG_PCI 1 /* Enable PCI/PCIE */
49#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
50#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
51#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
52#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
53#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
54#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050055#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala9490a7f2008-07-25 13:31:05 -050056
57#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangf6155c62009-07-09 10:05:48 +080058#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Gala9490a7f2008-07-25 13:31:05 -050059
60#define CONFIG_TSEC_ENET /* tsec ethernet support */
61#define CONFIG_ENV_OVERWRITE
62
63/*
64 * When initializing flash, if we cannot find the manufacturer ID,
65 * assume this is the AMD flash associated with the CDS board.
66 * This allows booting from a promjet.
67 */
68#define CONFIG_ASSUME_AMD_FLASH
69
70#ifndef __ASSEMBLY__
71extern unsigned long get_board_sys_clk(unsigned long dummy);
72extern unsigned long get_board_ddr_clk(unsigned long dummy);
73#endif
74#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
Jason Jinc0391112008-09-27 14:40:57 +080075#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0)
Kumar Gala9490a7f2008-07-25 13:31:05 -050076#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
77#define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq
78 from ICS307 instead of switches */
79
80/*
81 * These can be toggled for performance analysis, otherwise use default.
82 */
83#define CONFIG_L2_CACHE /* toggle L2 cache */
84#define CONFIG_BTB /* toggle branch predition */
Kumar Gala9490a7f2008-07-25 13:31:05 -050085
Andy Fleming80522dc2008-10-30 16:51:33 -050086#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
87
Kumar Gala9490a7f2008-07-25 13:31:05 -050088#define CONFIG_ENABLE_36BIT_PHYS 1
89
Kumar Gala337f9fd2009-07-30 15:54:07 -050090#ifdef CONFIG_PHYS_64BIT
91#define CONFIG_ADDR_MAP 1
92#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
93#endif
94
Mingkai Hu07355702009-09-23 15:19:32 +080095#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
96#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -050097#define CONFIG_PANIC_HANG /* do not reset board on panic */
98
99/*
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800100 * Config the L2 Cache as L2 SRAM
101 */
102#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
103#ifdef CONFIG_PHYS_64BIT
104#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
105#else
106#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
107#endif
108#define CONFIG_SYS_L2_SIZE (512 << 10)
109#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
110
111/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500112 * Base addresses -- Note these are effective addresses where the
113 * actual resources get mapped (not physical addresses)
114 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500116#ifdef CONFIG_PHYS_64BIT
Mingkai Hu07355702009-09-23 15:19:32 +0800117#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500118#else
Mingkai Hu07355702009-09-23 15:19:32 +0800119#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
Kumar Gala337f9fd2009-07-30 15:54:07 -0500120#endif
Mingkai Hu07355702009-09-23 15:19:32 +0800121#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500122
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800123#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
124#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
125#else
126#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
127#endif
128
Mingkai Hu07355702009-09-23 15:19:32 +0800129#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000)
130#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0xa000)
131#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000)
132#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR + 0xb000)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500133
134/* DDR Setup */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500135#define CONFIG_VERY_BIG_RAM
Kumar Gala9490a7f2008-07-25 13:31:05 -0500136#define CONFIG_FSL_DDR2
137#undef CONFIG_FSL_DDR_INTERACTIVE
138#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
139#define CONFIG_DDR_SPD
140#undef CONFIG_DDR_DLL
141
Dave Liu9b0ad1b2008-10-28 17:53:38 +0800142#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500143#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
146#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala9490a7f2008-07-25 13:31:05 -0500147
148#define CONFIG_NUM_DDR_CONTROLLERS 1
149#define CONFIG_DIMM_SLOTS_PER_CTLR 1
150#define CONFIG_CHIP_SELECTS_PER_CTRL 2
151
152/* I2C addresses of SPD EEPROMs */
153#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500155
156/* These are used when DDR doesn't use SPD. */
Mingkai Hu07355702009-09-23 15:19:32 +0800157#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu07355702009-09-23 15:19:32 +0800159#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_DDR_TIMING_3 0x00000000
161#define CONFIG_SYS_DDR_TIMING_0 0x00260802
162#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
163#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
164#define CONFIG_SYS_DDR_MODE_1 0x00480432
165#define CONFIG_SYS_DDR_MODE_2 0x00000000
166#define CONFIG_SYS_DDR_INTERVAL 0x06180100
167#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
168#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
169#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
170#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu07355702009-09-23 15:19:32 +0800171#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Gala9490a7f2008-07-25 13:31:05 -0500173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
175#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
176#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500177
Kumar Gala9490a7f2008-07-25 13:31:05 -0500178/* Make sure required options are set */
179#ifndef CONFIG_SPD_EEPROM
180#error ("CONFIG_SPD_EEPROM is required")
181#endif
182
183#undef CONFIG_CLOCKS_IN_MHZ
184
185
186/*
187 * Memory map -- xxx -this is wrong, needs updating
188 *
189 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
190 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
191 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
192 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
193 *
194 * Localbus cacheable (TBD)
195 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
196 *
197 * Localbus non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500198 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500199 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500200 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500201 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
202 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
203 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
204 */
205
206/*
207 * Local Bus Definitions
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500210#ifdef CONFIG_PHYS_64BIT
211#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
212#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600213#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500214#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500215
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800216#define CONFIG_FLASH_BR_PRELIM \
Mingkai Hu07355702009-09-23 15:19:32 +0800217 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
218 | BR_PS_16 | BR_V)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800219#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500220
Mingkai Hu07355702009-09-23 15:19:32 +0800221#define CONFIG_SYS_BR1_PRELIM \
222 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
223 | BR_PS_16 | BR_V)
Kumar Galac953ddf2008-12-02 14:19:34 -0600224#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500225
Mingkai Hu07355702009-09-23 15:19:32 +0800226#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
227 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala9490a7f2008-07-25 13:31:05 -0500229#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
230
Mingkai Hu07355702009-09-23 15:19:32 +0800231#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
232#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu07355702009-09-23 15:19:32 +0800234#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
235#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500238
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800239#if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND)
240#define CONFIG_SYS_RAMBOOT
241#else
242#undef CONFIG_SYS_RAMBOOT
243#endif
244
Kumar Gala9490a7f2008-07-25 13:31:05 -0500245#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_CFI
247#define CONFIG_SYS_FLASH_EMPTY_INFO
248#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500249
250#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
251
252#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
253#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500254#ifdef CONFIG_PHYS_64BIT
255#define PIXIS_BASE_PHYS 0xfffdf0000ull
256#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600257#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500258#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500259
Kumar Gala52b565f2008-12-02 14:19:33 -0600260#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu07355702009-09-23 15:19:32 +0800261#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500262
263#define PIXIS_ID 0x0 /* Board ID at offset 0 */
264#define PIXIS_VER 0x1 /* Board version at offset 1 */
265#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
266#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
267#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
268#define PIXIS_PWR 0x5 /* PIXIS Power status register */
269#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
270#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
271#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
272#define PIXIS_VCTL 0x10 /* VELA Control Register */
273#define PIXIS_VSTAT 0x11 /* VELA Status Register */
274#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
275#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
276#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
277#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500278#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
279#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
280#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
281#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
282#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
283#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
284#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500285#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
286#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
287#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
288#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
289#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
290#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
291#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
292#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
293#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
294#define PIXIS_VWATCH 0x24 /* Watchdog Register */
295#define PIXIS_LED 0x25 /* LED Register */
296
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800297#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
298
Kumar Gala9490a7f2008-07-25 13:31:05 -0500299/* old pixis referenced names */
300#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
301#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Kumar Gala9490a7f2008-07-25 13:31:05 -0500303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_INIT_RAM_LOCK 1
305#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
306#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500307
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
Mingkai Hu07355702009-09-23 15:19:32 +0800309#define CONFIG_SYS_GBL_DATA_OFFSET \
310 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala9490a7f2008-07-25 13:31:05 -0500312
Mingkai Hu07355702009-09-23 15:19:32 +0800313#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
314#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500315
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800316#ifndef CONFIG_NAND_SPL
Kumar Gala337f9fd2009-07-30 15:54:07 -0500317#define CONFIG_SYS_NAND_BASE 0xffa00000
318#ifdef CONFIG_PHYS_64BIT
319#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
320#else
321#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
322#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800323#else
324#define CONFIG_SYS_NAND_BASE 0xfff00000
325#ifdef CONFIG_PHYS_64BIT
326#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
327#else
328#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
329#endif
330#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500331#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
332 CONFIG_SYS_NAND_BASE + 0x40000, \
333 CONFIG_SYS_NAND_BASE + 0x80000, \
334 CONFIG_SYS_NAND_BASE + 0xC0000}
335#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jinc57fc282008-10-31 05:07:04 -0500336#define CONFIG_MTD_NAND_VERIFY_WRITE
337#define CONFIG_CMD_NAND 1
338#define CONFIG_NAND_FSL_ELBC 1
339#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
340
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800341/* NAND boot: 4K NAND loader config */
342#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
343#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
344#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
345#define CONFIG_SYS_NAND_U_BOOT_START \
346 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
347#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
348#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
349#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
350
Jason Jinc57fc282008-10-31 05:07:04 -0500351/* NAND flash config */
Mingkai Hu07355702009-09-23 15:19:32 +0800352#define CONFIG_NAND_BR_PRELIM \
353 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
354 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
355 | BR_PS_8 /* Port Size = 8 bit */ \
356 | BR_MS_FCM /* MSEL = FCM */ \
357 | BR_V) /* valid */
358#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
359 | OR_FCM_PGS /* Large Page*/ \
360 | OR_FCM_CSCT \
361 | OR_FCM_CST \
362 | OR_FCM_CHT \
363 | OR_FCM_SCY_1 \
364 | OR_FCM_TRLX \
365 | OR_FCM_EHTR)
Jason Jinc57fc282008-10-31 05:07:04 -0500366
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800367#ifdef CONFIG_RAMBOOT_NAND
368#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
369#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
370#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
371#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
372#else
373#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
374#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Mingkai Hu07355702009-09-23 15:19:32 +0800375#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
376#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800377#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500378
Mingkai Hu07355702009-09-23 15:19:32 +0800379#define CONFIG_SYS_BR4_PRELIM \
380 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
381 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
382 | BR_PS_8 /* Port Size = 8 bit */ \
383 | BR_MS_FCM /* MSEL = FCM */ \
384 | BR_V) /* valid */
385#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
386#define CONFIG_SYS_BR5_PRELIM \
387 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
388 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
389 | BR_PS_8 /* Port Size = 8 bit */ \
390 | BR_MS_FCM /* MSEL = FCM */ \
391 | BR_V) /* valid */
392#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500393
Mingkai Hu07355702009-09-23 15:19:32 +0800394#define CONFIG_SYS_BR6_PRELIM \
395 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
396 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
397 | BR_PS_8 /* Port Size = 8 bit */ \
398 | BR_MS_FCM /* MSEL = FCM */ \
399 | BR_V) /* valid */
400#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500401
Kumar Gala9490a7f2008-07-25 13:31:05 -0500402/* Serial Port - controlled on board with jumper J8
403 * open - index 2
404 * shorted - index 1
405 */
406#define CONFIG_CONS_INDEX 1
407#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_NS16550
409#define CONFIG_SYS_NS16550_SERIAL
410#define CONFIG_SYS_NS16550_REG_SIZE 1
411#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500412
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala9490a7f2008-07-25 13:31:05 -0500414 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
415
Mingkai Hu07355702009-09-23 15:19:32 +0800416#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
417#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500418
419/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_HUSH_PARSER
421#ifdef CONFIG_SYS_HUSH_PARSER
422#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Gala9490a7f2008-07-25 13:31:05 -0500423#endif
424
425/*
426 * Pass open firmware flat tree
427 */
428#define CONFIG_OF_LIBFDT 1
429#define CONFIG_OF_BOARD_SETUP 1
430#define CONFIG_OF_STDOUT_VIA_ALIAS 1
431
Mingkai Hu07355702009-09-23 15:19:32 +0800432#define CONFIG_SYS_64BIT_STRTOUL 1
433#define CONFIG_SYS_64BIT_VSPRINTF 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500434
435
436/*
437 * I2C
438 */
439#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
440#define CONFIG_HARD_I2C /* I2C with hardware support */
441#undef CONFIG_SOFT_I2C /* I2C bit-banged */
442#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
444#define CONFIG_SYS_I2C_SLAVE 0x7F
445#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
446#define CONFIG_SYS_I2C_OFFSET 0x3000
447#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Gala9490a7f2008-07-25 13:31:05 -0500448
449/*
450 * I2C2 EEPROM
451 */
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200452#define CONFIG_ID_EEPROM
453#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Gala9490a7f2008-07-25 13:31:05 -0500455#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
457#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
458#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500459
460/*
461 * General PCI
462 * Memory space is mapped 1-1, but I/O space must start from 0.
463 */
464
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600465#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500466#ifdef CONFIG_PHYS_64BIT
467#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
468#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
469#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600470#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
471#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500472#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200473#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500474#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
475#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
476#ifdef CONFIG_PHYS_64BIT
477#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
478#else
479#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
480#endif
481#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500482
483/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600484#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500485#ifdef CONFIG_PHYS_64BIT
486#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
487#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
488#else
Kumar Gala10795f42008-12-02 16:08:36 -0600489#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600490#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500491#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600493#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500494#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
495#ifdef CONFIG_PHYS_64BIT
496#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
497#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200498#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500499#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200500#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500501
502/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600503#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500504#ifdef CONFIG_PHYS_64BIT
505#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
506#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
507#else
Kumar Gala10795f42008-12-02 16:08:36 -0600508#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600509#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500510#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200511#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600512#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500513#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
514#ifdef CONFIG_PHYS_64BIT
515#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
516#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500518#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200519#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500520
521/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600522#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500523#ifdef CONFIG_PHYS_64BIT
524#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
525#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
526#else
Kumar Gala10795f42008-12-02 16:08:36 -0600527#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600528#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500529#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200530#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600531#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500532#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
533#ifdef CONFIG_PHYS_64BIT
534#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
535#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200536#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500537#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200538#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500539
540#if defined(CONFIG_PCI)
541
542#define CONFIG_NET_MULTI
543#define CONFIG_PCI_PNP /* do pci plug-and-play */
544
545/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600546#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500547
548/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600549/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala9490a7f2008-07-25 13:31:05 -0500550
551/* video */
552#define CONFIG_VIDEO
553
554#if defined(CONFIG_VIDEO)
555#define CONFIG_BIOSEMU
556#define CONFIG_CFB_CONSOLE
557#define CONFIG_VIDEO_SW_CURSOR
558#define CONFIG_VGA_AS_SINGLE_DEVICE
559#define CONFIG_ATI_RADEON_FB
560#define CONFIG_VIDEO_LOGO
561/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600562#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500563#endif
564
565#undef CONFIG_EEPRO100
566#undef CONFIG_TULIP
567#undef CONFIG_RTL8139
568
Kumar Gala9490a7f2008-07-25 13:31:05 -0500569#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600570 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
571 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Gala9490a7f2008-07-25 13:31:05 -0500572 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
573#endif
574
575#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
576
577#endif /* CONFIG_PCI */
578
579/* SATA */
580#define CONFIG_LIBATA
581#define CONFIG_FSL_SATA
582
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200583#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500584#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200585#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
586#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500587#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200588#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
589#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500590
591#ifdef CONFIG_FSL_SATA
592#define CONFIG_LBA48
593#define CONFIG_CMD_SATA
594#define CONFIG_DOS_PARTITION
595#define CONFIG_CMD_EXT2
596#endif
597
598#if defined(CONFIG_TSEC_ENET)
599
600#ifndef CONFIG_NET_MULTI
601#define CONFIG_NET_MULTI 1
602#endif
603
604#define CONFIG_MII 1 /* MII PHY management */
605#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
606#define CONFIG_TSEC1 1
607#define CONFIG_TSEC1_NAME "eTSEC1"
608#define CONFIG_TSEC3 1
609#define CONFIG_TSEC3_NAME "eTSEC3"
610
Jason Jin2e26d832008-10-10 11:41:00 +0800611#define CONFIG_FSL_SGMII_RISER 1
612#define SGMII_RISER_PHY_OFFSET 0x1c
613
Kumar Gala9490a7f2008-07-25 13:31:05 -0500614#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
615#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
616
617#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
618#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
619
620#define TSEC1_PHYIDX 0
621#define TSEC3_PHYIDX 0
622
623#define CONFIG_ETHPRIME "eTSEC1"
624
625#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
626
627#endif /* CONFIG_TSEC_ENET */
628
629/*
630 * Environment
631 */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800632
633#if defined(CONFIG_SYS_RAMBOOT)
634#if defined(CONFIG_RAMBOOT_NAND)
635 #define CONFIG_ENV_IS_IN_NAND 1
636 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
637 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500638#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800639#else
640 #define CONFIG_ENV_IS_IN_FLASH 1
641 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
642 #define CONFIG_ENV_ADDR 0xfff80000
643 #else
644 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
645 #endif
646 #define CONFIG_ENV_SIZE 0x2000
647 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
648#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500649
650#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200651#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500652
653/*
654 * Command line configuration.
655 */
656#include <config_cmd_default.h>
657
658#define CONFIG_CMD_IRQ
659#define CONFIG_CMD_PING
660#define CONFIG_CMD_I2C
661#define CONFIG_CMD_MII
662#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500663#define CONFIG_CMD_IRQ
664#define CONFIG_CMD_SETEXPR
Kumar Gala9490a7f2008-07-25 13:31:05 -0500665
666#if defined(CONFIG_PCI)
667#define CONFIG_CMD_PCI
Kumar Gala9490a7f2008-07-25 13:31:05 -0500668#define CONFIG_CMD_NET
669#endif
670
671#undef CONFIG_WATCHDOG /* watchdog disabled */
672
Andy Fleming80522dc2008-10-30 16:51:33 -0500673#define CONFIG_MMC 1
674
675#ifdef CONFIG_MMC
676#define CONFIG_FSL_ESDHC
677#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
678#define CONFIG_CMD_MMC
679#define CONFIG_GENERIC_MMC
680#define CONFIG_CMD_EXT2
681#define CONFIG_CMD_FAT
682#define CONFIG_DOS_PARTITION
683#endif
684
Kumar Gala9490a7f2008-07-25 13:31:05 -0500685/*
686 * Miscellaneous configurable options
687 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200688#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu07355702009-09-23 15:19:32 +0800689#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200690#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
691#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500692#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200693#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500694#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200695#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500696#endif
Mingkai Hu07355702009-09-23 15:19:32 +0800697#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
698 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200699#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu07355702009-09-23 15:19:32 +0800700#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200701#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500702
703/*
704 * For booting Linux, the board info and command line data
Kumar Gala89188a62009-07-15 08:54:50 -0500705 * have to be in the first 16 MB of memory, since this is
Kumar Gala9490a7f2008-07-25 13:31:05 -0500706 * the maximum mapped by the Linux kernel during initialization.
707 */
Mingkai Hu07355702009-09-23 15:19:32 +0800708#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500709
710/*
711 * Internal Definitions
712 *
713 * Boot Flags
714 */
715#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
716#define BOOTFLAG_WARM 0x02 /* Software reboot */
717
718#if defined(CONFIG_CMD_KGDB)
719#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
720#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
721#endif
722
723/*
724 * Environment Configuration
725 */
726
727/* The mac addresses for all ethernet interface */
728#if defined(CONFIG_TSEC_ENET)
729#define CONFIG_HAS_ETH0
730#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
731#define CONFIG_HAS_ETH1
732#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
733#define CONFIG_HAS_ETH2
734#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
735#define CONFIG_HAS_ETH3
736#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
737#endif
738
739#define CONFIG_IPADDR 192.168.1.254
740
741#define CONFIG_HOSTNAME unknown
742#define CONFIG_ROOTPATH /opt/nfsroot
743#define CONFIG_BOOTFILE uImage
Mingkai Hu07355702009-09-23 15:19:32 +0800744#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500745
746#define CONFIG_SERVERIP 192.168.1.1
747#define CONFIG_GATEWAYIP 192.168.1.1
748#define CONFIG_NETMASK 255.255.255.0
749
750/* default location for tftp and bootm */
751#define CONFIG_LOADADDR 1000000
752
753#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
754#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
755
756#define CONFIG_BAUDRATE 115200
757
758#define CONFIG_EXTRA_ENV_SETTINGS \
759 "netdev=eth0\0" \
760 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
761 "tftpflash=tftpboot $loadaddr $uboot; " \
762 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
763 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
764 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
765 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
766 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
767 "consoledev=ttyS0\0" \
768 "ramdiskaddr=2000000\0" \
769 "ramdiskfile=8536ds/ramdisk.uboot\0" \
770 "fdtaddr=c00000\0" \
771 "fdtfile=8536ds/mpc8536ds.dtb\0" \
Vivek Mahajan4bc6eb72009-05-25 17:23:18 +0530772 "bdev=sda3\0" \
773 "usb_phy_type=ulpi\0"
Kumar Gala9490a7f2008-07-25 13:31:05 -0500774
775#define CONFIG_HDBOOT \
776 "setenv bootargs root=/dev/$bdev rw " \
777 "console=$consoledev,$baudrate $othbootargs;" \
778 "tftp $loadaddr $bootfile;" \
779 "tftp $fdtaddr $fdtfile;" \
780 "bootm $loadaddr - $fdtaddr"
781
782#define CONFIG_NFSBOOTCOMMAND \
783 "setenv bootargs root=/dev/nfs rw " \
784 "nfsroot=$serverip:$rootpath " \
785 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
786 "console=$consoledev,$baudrate $othbootargs;" \
787 "tftp $loadaddr $bootfile;" \
788 "tftp $fdtaddr $fdtfile;" \
789 "bootm $loadaddr - $fdtaddr"
790
791#define CONFIG_RAMBOOTCOMMAND \
792 "setenv bootargs root=/dev/ram rw " \
793 "console=$consoledev,$baudrate $othbootargs;" \
794 "tftp $ramdiskaddr $ramdiskfile;" \
795 "tftp $loadaddr $bootfile;" \
796 "tftp $fdtaddr $fdtfile;" \
797 "bootm $loadaddr $ramdiskaddr $fdtaddr"
798
799#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
800
801#endif /* __CONFIG_H */