blob: 312f720c64f134aaa504bc8063de8f3ddfcb46bb [file] [log] [blame]
wdenk3c2b3d42005-04-05 23:32:21 +00001/*
2 * (C) Copyright 2005 2N TELEKOMUNIKACE, Ladislav Michl
3 *
4 * Configuation settings for the TI OMAP VoiceBlue board.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27#include <configs/omap1510.h>
28
wdenk3c2b3d42005-04-05 23:32:21 +000029#define CONFIG_ARM925T 1 /* This is an arm925t CPU */
30#define CONFIG_OMAP 1 /* in a TI OMAP core */
31#define CONFIG_OMAP1510 1 /* which is in a 5910 */
32
33/* Input clock of PLL */
34#define CONFIG_SYS_CLK_FREQ 150000000 /* 150MHz input clock */
35#define CONFIG_XTAL_FREQ 12000000
36
37#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
38
39#define CONFIG_MISC_INIT_R /* There is nothing to really init */
40#define BOARD_LATE_INIT /* but we flash the LEDs here */
41
42#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
43#define CONFIG_SETUP_MEMORY_TAGS 1
44#define CONFIG_INITRD_TAG 1
45
Heiko Schochercb0fdf32006-05-03 08:34:03 +020046#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
47
wdenk3c2b3d42005-04-05 23:32:21 +000048/*
49 * Physical Memory Map
50 */
51#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
52#define PHYS_SDRAM_1 0x10000000 /* SDRAM Bank #1 */
Ladislav Michl4fedfdd2007-12-07 00:42:32 +010053#define PHYS_SDRAM_1_SIZE (64 * 1024 * 1024)
wdenk3c2b3d42005-04-05 23:32:21 +000054
55#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
wdenk3c2b3d42005-04-05 23:32:21 +000056
57#define CFG_LOAD_ADDR PHYS_SDRAM_1 + 0x400000 /* default load address */
58
59/*
60 * FLASH organization
61 */
62#define CFG_FLASH_CFI /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020063#define CONFIG_FLASH_CFI_DRIVER /* Use the common driver */
wdenk3c2b3d42005-04-05 23:32:21 +000064#define CFG_MAX_FLASH_BANKS 1
Ladislav Michl4fedfdd2007-12-07 00:42:32 +010065#define CFG_FLASH_BASE PHYS_FLASH_1
wdenk3c2b3d42005-04-05 23:32:21 +000066
67/* FIXME: Does not work on AMD flash */
68/* #define CFG_FLASH_USE_BUFFER_WRITE 1 */ /* use buffered writes (20x faster) */
69#define CFG_MAX_FLASH_SECT 512 /* max # of sectors on one chip */
70
71#define CFG_MONITOR_BASE PHYS_FLASH_1
Ladislav Michl4fedfdd2007-12-07 00:42:32 +010072#define CFG_MONITOR_LEN (256 * 1024)
wdenk3c2b3d42005-04-05 23:32:21 +000073
74/*
75 * Environment settings
76 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020077#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020078#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + CFG_MONITOR_LEN)
79#define CONFIG_ENV_SIZE (8 * 1024)
80#define CONFIG_ENV_SECT_SIZE (64 * 1024)
81#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
82#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
wdenk3c2b3d42005-04-05 23:32:21 +000083
84#define CONFIG_ENV_OVERWRITE
85
wdenk3c2b3d42005-04-05 23:32:21 +000086/*
wdenkb77fad32005-04-07 22:36:40 +000087 * Size of malloc() pool and stack
wdenk3c2b3d42005-04-05 23:32:21 +000088 */
89#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
Ladislav Michl4fedfdd2007-12-07 00:42:32 +010090#define CFG_MALLOC_LEN (4 * 1024 * 1024)
91#define CONFIG_STACKSIZE (1 * 1024 * 1024)
Heiko Schochercb0fdf32006-05-03 08:34:03 +020092#define PHYS_SDRAM_1_RESERVED (CFG_MONITOR_LEN + CFG_MALLOC_LEN + CONFIG_STACKSIZE)
wdenk3c2b3d42005-04-05 23:32:21 +000093
94/*
wdenk3c2b3d42005-04-05 23:32:21 +000095 * Hardware drivers
96 */
97#define CONFIG_DRIVER_SMC91111
98#define CONFIG_SMC91111_BASE 0x08000300
99
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100100#define CONFIG_HARD_I2C
101#define CFG_I2C_SPEED 100000
102#define CFG_I2C_SLAVE 1
103#define CONFIG_DRIVER_OMAP1510_I2C
104
105#define CONFIG_RTC_DS1307
106#define CFG_I2C_RTC_ADDR 0x68
107
wdenk3c2b3d42005-04-05 23:32:21 +0000108/*
109 * NS16550 Configuration
110 */
111#define CFG_NS16550
112#define CFG_NS16550_SERIAL
113#define CFG_NS16550_REG_SIZE (-4)
114#define CFG_NS16550_CLK (CONFIG_XTAL_FREQ) /* can be 12M/32Khz or 48Mhz */
115#define CFG_NS16550_COM1 OMAP1510_UART1_BASE /* uart1 */
116
117#define CONFIG_CONS_INDEX 1
118#define CONFIG_BAUDRATE 115200
119#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
120
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500121
122/*
123 * Command line configuration.
124 */
125#include <config_cmd_default.h>
126
127#define CONFIG_CMD_BDI
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500128#define CONFIG_CMD_BOOTD
129#define CONFIG_CMD_DHCP
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100130#define CONFIG_CMD_ENV
131#define CONFIG_CMD_FLASH
132#define CONFIG_CMD_IMI
133#define CONFIG_CMD_JFFS2
134#define CONFIG_CMD_LOADB
135#define CONFIG_CMD_MEMORY
136#define CONFIG_CMD_NET
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500137#define CONFIG_CMD_PING
138#define CONFIG_CMD_RUN
139
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500140
Jon Loeligerd3b8c1a2007-07-09 21:57:31 -0500141/*
142 * BOOTP options
143 */
144#define CONFIG_BOOTP_SUBNETMASK
145#define CONFIG_BOOTP_GATEWAY
146#define CONFIG_BOOTP_HOSTNAME
147#define CONFIG_BOOTP_BOOTPATH
148
149
wdenk3c2b3d42005-04-05 23:32:21 +0000150#define CONFIG_LOOPW
151
wdenk3c2b3d42005-04-05 23:32:21 +0000152#define CONFIG_BOOTDELAY 3
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100153#define CONFIG_ZERO_BOOTDELAY_CHECK /* allow to break in always */
154#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
155#define CFG_AUTOLOAD "n" /* No autoload */
wdenk3c2b3d42005-04-05 23:32:21 +0000156#define CONFIG_BOOTCOMMAND "run nboot"
157#define CONFIG_PREBOOT "run setup"
158#define CONFIG_EXTRA_ENV_SETTINGS \
Heiko Schochercb0fdf32006-05-03 08:34:03 +0200159 "silent=1\0" \
wdenk3c2b3d42005-04-05 23:32:21 +0000160 "ospart=0\0" \
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100161 "bootfile=/boot/uImage\0" \
wdenk3c2b3d42005-04-05 23:32:21 +0000162 "setpart=" \
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100163 "if test -n $swapos; then " \
164 "setenv swapos; saveenv; " \
165 "if test $ospart -eq 0; then setenv ospart 1; else setenv ospart 0; fi; "\
wdenk3c2b3d42005-04-05 23:32:21 +0000166 "fi\0" \
167 "setup=setenv bootargs console=ttyS0,$baudrate " \
168 "mtdparts=$mtdparts\0" \
Heiko Schochercb0fdf32006-05-03 08:34:03 +0200169 "nfsargs=setenv bootargs $bootargs " \
170 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off " \
171 "nfsroot=$rootpath root=/dev/nfs\0" \
wdenkb77fad32005-04-07 22:36:40 +0000172 "flashargs=run setpart; setenv bootargs $bootargs " \
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100173 "root=mtd:data$ospart ro " \
wdenkb77fad32005-04-07 22:36:40 +0000174 "rootfstype=jffs2\0" \
Heiko Schochercb0fdf32006-05-03 08:34:03 +0200175 "initrdargs=setenv bootargs $bootargs " \
176 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off\0" \
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100177 "fboot=run flashargs; chpart data$ospart; fsload; bootm\0" \
178 "mboot=bootp; run initrdargs; tftp; bootm\0" \
Heiko Schochercb0fdf32006-05-03 08:34:03 +0200179 "nboot=bootp; run nfsargs; tftp; bootm\0"
wdenk3c2b3d42005-04-05 23:32:21 +0000180
Heiko Schochercb0fdf32006-05-03 08:34:03 +0200181#define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
182
183#if 1 /* feel free to disable for development */
184#define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
185#define CONFIG_AUTOBOOT_PROMPT "\nVoiceBlue Enterprise - booting...\n"
186#define CONFIG_AUTOBOOT_DELAY_STR "." /* 1st "password" */
187#endif
188
189/*
190 * JFFS2 partitions (mtdparts command line support)
191 */
192#define CONFIG_JFFS2_CMDLINE
193#define MTDIDS_DEFAULT "nor0=omapflash.0"
Ladislav Michl4fedfdd2007-12-07 00:42:32 +0100194#define MTDPARTS_DEFAULT "mtdparts=omapflash.0:256k(u-boot),64k(env),64k(r_env),16192k(data0),-(data1)"
Heiko Schochercb0fdf32006-05-03 08:34:03 +0200195
wdenk3c2b3d42005-04-05 23:32:21 +0000196
197/*
198 * Miscellaneous configurable options
199 */
wdenk3c2b3d42005-04-05 23:32:21 +0000200#define CFG_HUSH_PARSER
201#define CFG_PROMPT_HUSH_PS2 "> "
202#define CONFIG_AUTO_COMPLETE
wdenk3c2b3d42005-04-05 23:32:21 +0000203#define CFG_LONGHELP /* undef to save memory */
204#define CFG_PROMPT "# " /* Monitor Command Prompt */
205#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
206#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
207#define CFG_MAXARGS 16 /* max number of command args */
208#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
209
210#define CFG_MEMTEST_START PHYS_SDRAM_1
Heiko Schochercb0fdf32006-05-03 08:34:03 +0200211#define CFG_MEMTEST_END PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE - PHYS_SDRAM_1_RESERVED
wdenk3c2b3d42005-04-05 23:32:21 +0000212
213#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
214
215/* The 1510 has 3 timers, they can be driven by the RefClk (12Mhz) or by DPLL1.
216 * This time is further subdivided by a local divisor.
217 */
218#define CFG_TIMERBASE OMAP1510_TIMER1_BASE
219#define CFG_PVT 7 /* 2^(pvt+1), divide by 256 */
220#define CFG_HZ ((CONFIG_SYS_CLK_FREQ)/(2 << CFG_PVT))
221
222#define OMAP5910_DPLL_DIV 1
223#define OMAP5910_DPLL_MUL ((CONFIG_SYS_CLK_FREQ * \
224 (1 << OMAP5910_DPLL_DIV)) / CONFIG_XTAL_FREQ)
225
226#define OMAP5910_ARM_PER_DIV 2 /* CKL/4 */
227#define OMAP5910_LCD_DIV 2 /* CKL/4 */
228#define OMAP5910_ARM_DIV 0 /* CKL/1 */
229#define OMAP5910_DSP_DIV 0 /* CKL/1 */
230#define OMAP5910_TC_DIV 1 /* CKL/2 */
231#define OMAP5910_DSP_MMU_DIV 1 /* CKL/2 */
232#define OMAP5910_ARM_TIM_SEL 1 /* CKL used for MPU timers */
233
234#define OMAP5910_ARM_EN_CLK 0x03d6 /* 0000 0011 1101 0110b Clock Enable */
235#define OMAP5910_ARM_CKCTL ((OMAP5910_ARM_PER_DIV) | \
236 (OMAP5910_LCD_DIV << 2) | \
237 (OMAP5910_ARM_DIV << 4) | \
238 (OMAP5910_DSP_DIV << 6) | \
239 (OMAP5910_TC_DIV << 8) | \
240 (OMAP5910_DSP_MMU_DIV << 10) | \
241 (OMAP5910_ARM_TIM_SEL << 12))
242
243#define VOICEBLUE_LED_REG 0x04030000
244
wdenk3c2b3d42005-04-05 23:32:21 +0000245#endif /* __CONFIG_H */