blob: 763ad4ca2e7bef299ce0919c1c82dcfd5494d680 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2001
3 * Stuart Hughes <stuarth@lineo.com>
4 * This file is based on similar values for other boards found in other
5 * U-Boot config files, and some that I found in the mpc8260ads manual.
6 *
7 * Note: my board is a PILOT rev.
8 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
9 *
wdenk04a85b32004-04-15 18:22:41 +000010 * (C) Copyright 2003-2004 Arabella Software Ltd.
wdenkcceb8712003-06-23 18:12:28 +000011 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2535d602003-07-17 23:16:40 +000012 * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
wdenkef5a9672003-12-07 00:46:27 +000013 * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
wdenk04a85b32004-04-15 18:22:41 +000014 * Ported to MPC8272ADS board.
wdenkcceb8712003-06-23 18:12:28 +000015 *
Wolfgang Denk716c1dc2005-09-25 18:49:35 +020016 * Copyright (c) 2005 MontaVista Software, Inc.
Wolfgang Denk1972dc02005-09-25 16:27:55 +020017 * Vitaly Bordug <vbordug@ru.mvista.com>
18 * Added support for PCI bridge on MPC8272ADS
19 *
wdenke2211742002-11-02 23:30:20 +000020 * See file CREDITS for list of people who contributed to this
21 * project.
22 *
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License as
25 * published by the Free Software Foundation; either version 2 of
26 * the License, or (at your option) any later version.
27 *
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
32 *
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
36 * MA 02111-1307 USA
37 */
38
wdenke2211742002-11-02 23:30:20 +000039#ifndef __CONFIG_H
40#define __CONFIG_H
41
42/*
43 * High Level Configuration Options
44 * (easy to change)
45 */
46
wdenk04a85b32004-04-15 18:22:41 +000047#define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
wdenke2211742002-11-02 23:30:20 +000048
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050049#define CONFIG_CPM2 1 /* Has a CPM2 */
50
wdenk901787d2005-04-03 23:22:21 +000051/*
52 * Figure out if we are booting low via flash HRCW or high via the BCSR.
53 */
54#if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
Wolfgang Denk2b792af2005-09-24 21:54:50 +020055# define CFG_LOWBOOT 1
wdenk901787d2005-04-03 23:22:21 +000056#endif
57
wdenk2535d602003-07-17 23:16:40 +000058/* ADS flavours */
59#define CFG_8260ADS 1 /* MPC8260ADS */
60#define CFG_8266ADS 2 /* MPC8266ADS */
wdenkef5a9672003-12-07 00:46:27 +000061#define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
wdenk04a85b32004-04-15 18:22:41 +000062#define CFG_8272ADS 4 /* MPC8272ADS */
wdenk2535d602003-07-17 23:16:40 +000063
64#ifndef CONFIG_ADSTYPE
65#define CONFIG_ADSTYPE CFG_8260ADS
66#endif /* CONFIG_ADSTYPE */
67
wdenk04a85b32004-04-15 18:22:41 +000068#if CONFIG_ADSTYPE == CFG_8272ADS
69#define CONFIG_MPC8272 1
70#else
71#define CONFIG_MPC8260 1
72#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
73
wdenkc837dcb2004-01-20 23:12:12 +000074#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenke2211742002-11-02 23:30:20 +000075
76/* allow serial and ethaddr to be overwritten */
77#define CONFIG_ENV_OVERWRITE
78
79/*
80 * select serial console configuration
81 *
82 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
83 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
84 * for SCC).
85 *
86 * if CONFIG_CONS_NONE is defined, then the serial console routines must
87 * defined elsewhere (for example, on the cogent platform, there are serial
88 * ports on the motherboard which are used for the serial console - see
89 * cogent/cma101/serial.[ch]).
90 */
91#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
92#define CONFIG_CONS_ON_SCC /* define if console on SCC */
93#undef CONFIG_CONS_NONE /* define if console on something else */
94#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
95
96/*
97 * select ethernet configuration
98 *
99 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
100 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
101 * for FCC)
102 *
103 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -0500104 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenke2211742002-11-02 23:30:20 +0000105 */
106#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
107#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
108#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk48b42612003-06-19 23:01:32 +0000109
110#ifdef CONFIG_ETHER_ON_FCC
111
112#define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
wdenke2211742002-11-02 23:30:20 +0000113
wdenk04a85b32004-04-15 18:22:41 +0000114#if CONFIG_ETHER_INDEX == 1
115
116# define CFG_PHY_ADDR 0
117# define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
118# define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
119
120#elif CONFIG_ETHER_INDEX == 2
121
122#if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
123# define CFG_PHY_ADDR 3
124# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
125#else /* RxCLK is CLK13, TxCLK is CLK14 */
126# define CFG_PHY_ADDR 0
wdenke2211742002-11-02 23:30:20 +0000127# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
wdenk04a85b32004-04-15 18:22:41 +0000128#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
129
130# define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
wdenke2211742002-11-02 23:30:20 +0000131
132#endif /* CONFIG_ETHER_INDEX */
133
wdenk04a85b32004-04-15 18:22:41 +0000134#define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
135#define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
136
wdenk48b42612003-06-19 23:01:32 +0000137#define CONFIG_MII /* MII PHY management */
138#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
139/*
140 * GPIO pins used for bit-banged MII communications
141 */
142#define MDIO_PORT 2 /* Port C */
wdenk48b42612003-06-19 23:01:32 +0000143
wdenk04a85b32004-04-15 18:22:41 +0000144#if CONFIG_ADSTYPE == CFG_8272ADS
145#define CFG_MDIO_PIN 0x00002000 /* PC18 */
146#define CFG_MDC_PIN 0x00001000 /* PC19 */
147#else
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200148#define CFG_MDIO_PIN 0x00400000 /* PC9 */
wdenk04a85b32004-04-15 18:22:41 +0000149#define CFG_MDC_PIN 0x00200000 /* PC10 */
150#endif /* CONFIG_ADSTYPE == CFG_8272ADS */
wdenk48b42612003-06-19 23:01:32 +0000151
wdenk04a85b32004-04-15 18:22:41 +0000152#define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
153#define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
154#define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
155
156#define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
157 else iop->pdat &= ~CFG_MDIO_PIN
158
159#define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
160 else iop->pdat &= ~CFG_MDC_PIN
wdenk48b42612003-06-19 23:01:32 +0000161
162#define MIIDELAY udelay(1)
163
164#endif /* CONFIG_ETHER_ON_FCC */
165
wdenk04a85b32004-04-15 18:22:41 +0000166#if CONFIG_ADSTYPE >= CFG_PQ2FADS
167#undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
wdenk2535d602003-07-17 23:16:40 +0000168#else
wdenke2211742002-11-02 23:30:20 +0000169#define CONFIG_HARD_I2C 1 /* To enable I2C support */
wdenkef5a9672003-12-07 00:46:27 +0000170#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
wdenke2211742002-11-02 23:30:20 +0000171#define CFG_I2C_SLAVE 0x7F
172
wdenkdb2f721f2003-03-06 00:58:30 +0000173#if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200174#define CONFIG_SPD_ADDR 0x50
wdenkdb2f721f2003-03-06 00:58:30 +0000175#endif
wdenk04a85b32004-04-15 18:22:41 +0000176#endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000177
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200178/*PCI*/
179#ifdef CONFIG_MPC8272
180#define CONFIG_PCI
181#define CONFIG_PCI_PNP
182#define CONFIG_PCI_BOOTDELAY 0
183#define CONFIG_PCI_SCAN_SHOW
184#endif
185
wdenkdb2f721f2003-03-06 00:58:30 +0000186#ifndef CONFIG_SDRAM_PBI
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200187#define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
wdenkdb2f721f2003-03-06 00:58:30 +0000188#endif
189
190#ifndef CONFIG_8260_CLKIN
wdenk04a85b32004-04-15 18:22:41 +0000191#if CONFIG_ADSTYPE >= CFG_PQ2FADS
wdenk2535d602003-07-17 23:16:40 +0000192#define CONFIG_8260_CLKIN 100000000 /* in Hz */
193#else
wdenkef5a9672003-12-07 00:46:27 +0000194#define CONFIG_8260_CLKIN 66000000 /* in Hz */
wdenkdb2f721f2003-03-06 00:58:30 +0000195#endif
wdenk2535d602003-07-17 23:16:40 +0000196#endif
197
wdenke1599e82004-10-10 23:27:33 +0000198#define CONFIG_BAUDRATE 115200
wdenke2211742002-11-02 23:30:20 +0000199
Matvejchikov Ilya0e6989b2008-07-06 13:57:00 +0400200#define CONFIG_OF_LIBFDT 1
201#define CONFIG_OF_BOARD_SETUP 1
202#if defined(CONFIG_OF_LIBFDT)
203#define OF_CPU "cpu@0"
204#define OF_TBCLK (bd->bi_busfreq / 4)
205#endif
206
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500207/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500208 * BOOTP options
209 */
210#define CONFIG_BOOTP_BOOTFILESIZE
211#define CONFIG_BOOTP_BOOTPATH
212#define CONFIG_BOOTP_GATEWAY
213#define CONFIG_BOOTP_HOSTNAME
214
215
216/*
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500217 * Command line configuration.
218 */
Jean-Christophe PLAGNIOL-VILLARD4e620412007-10-24 18:16:01 +0200219#include <config_cmd_default.h>
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500220
Jean-Christophe PLAGNIOL-VILLARD4e620412007-10-24 18:16:01 +0200221#define CONFIG_CMD_ASKENV
222#define CONFIG_CMD_CACHE
223#define CONFIG_CMD_CDP
224#define CONFIG_CMD_DHCP
225#define CONFIG_CMD_DIAG
226#define CONFIG_CMD_I2C
227#define CONFIG_CMD_IMMAP
228#define CONFIG_CMD_IRQ
229#define CONFIG_CMD_JFFS2
230#define CONFIG_CMD_MII
231#define CONFIG_CMD_PCI
232#define CONFIG_CMD_PING
233#define CONFIG_CMD_PORTIO
234#define CONFIG_CMD_REGINFO
235#define CONFIG_CMD_SAVES
236#define CONFIG_CMD_SDRAM
237
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500238#undef CONFIG_CMD_XIMG
wdenk2535d602003-07-17 23:16:40 +0000239
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200240#if CONFIG_ADSTYPE == CFG_8272ADS
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500241 #undef CONFIG_CMD_SDRAM
242 #undef CONFIG_CMD_I2C
243
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200244#elif CONFIG_ADSTYPE >= CFG_PQ2FADS
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500245 #undef CONFIG_CMD_SDRAM
246 #undef CONFIG_CMD_I2C
247 #undef CONFIG_CMD_PCI
248
wdenk2535d602003-07-17 23:16:40 +0000249#else
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500250 #undef CONFIG_CMD_PCI
251
wdenk04a85b32004-04-15 18:22:41 +0000252#endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000253
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500254
wdenk04a85b32004-04-15 18:22:41 +0000255#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
256#define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
257#define CONFIG_BOOTARGS "root=/dev/mtdblock2"
wdenke2211742002-11-02 23:30:20 +0000258
Jon Loeliger8353e132007-07-08 14:14:17 -0500259#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000260#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
261#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
262#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
263#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
264#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
265#endif
266
wdenkef5a9672003-12-07 00:46:27 +0000267#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
Wolfgang Denk2b792af2005-09-24 21:54:50 +0200268#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
wdenke2211742002-11-02 23:30:20 +0000269
270/*
271 * Miscellaneous configurable options
272 */
wdenk326428c2003-08-31 18:37:54 +0000273#define CFG_HUSH_PARSER
274#define CFG_PROMPT_HUSH_PS2 "> "
wdenke2211742002-11-02 23:30:20 +0000275#define CFG_LONGHELP /* undef to save memory */
276#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger8353e132007-07-08 14:14:17 -0500277#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000278#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
279#else
280#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
281#endif
282#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
283#define CFG_MAXARGS 16 /* max number of command args */
284#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
285
286#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
287#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
288
wdenk901787d2005-04-03 23:22:21 +0000289#define CFG_LOAD_ADDR 0x400000 /* default load address */
wdenke2211742002-11-02 23:30:20 +0000290
291#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
292
293#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
294
295#define CFG_FLASH_BASE 0xff800000
wdenke2211742002-11-02 23:30:20 +0000296#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
297#define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
298#define CFG_FLASH_SIZE 8
299#define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
300#define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
wdenk8564acf2003-07-14 22:13:32 +0000301#define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
302#define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
303#define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
304
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200305/*
306 * JFFS2 partitions
307 *
308 * Note: fake mtd_id used, no linux mtd map file
309 */
310#define MTDIDS_DEFAULT "nor0=mpc8260ads-0"
311#define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)"
wdenk8564acf2003-07-14 22:13:32 +0000312#define CFG_JFFS2_SORT_FRAGMENTS
wdenke2211742002-11-02 23:30:20 +0000313
314/* this is stuff came out of the Motorola docs */
wdenk901787d2005-04-03 23:22:21 +0000315#ifndef CFG_LOWBOOT
wdenke2211742002-11-02 23:30:20 +0000316#define CFG_DEFAULT_IMMR 0x0F010000
wdenk901787d2005-04-03 23:22:21 +0000317#endif
wdenke2211742002-11-02 23:30:20 +0000318
wdenk5d232d02003-05-22 22:52:13 +0000319#define CFG_IMMR 0xF0000000
wdenk2535d602003-07-17 23:16:40 +0000320#define CFG_BCSR 0xF4500000
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200321#if CONFIG_ADSTYPE == CFG_8272ADS
322#define CFG_PCI_INT 0xF8200000
323#endif
wdenke2211742002-11-02 23:30:20 +0000324#define CFG_SDRAM_BASE 0x00000000
wdenk326428c2003-08-31 18:37:54 +0000325#define CFG_LSDRAM_BASE 0xFD000000
wdenke2211742002-11-02 23:30:20 +0000326
327#define RS232EN_1 0x02000002
328#define RS232EN_2 0x01000001
wdenk2535d602003-07-17 23:16:40 +0000329#define FETHIEN1 0x08000008
330#define FETH1_RST 0x04000004
wdenk04a85b32004-04-15 18:22:41 +0000331#define FETHIEN2 0x10000000
wdenk2535d602003-07-17 23:16:40 +0000332#define FETH2_RST 0x08000000
wdenk326428c2003-08-31 18:37:54 +0000333#define BCSR_PCI_MODE 0x01000000
wdenke2211742002-11-02 23:30:20 +0000334
335#define CFG_INIT_RAM_ADDR CFG_IMMR
wdenk04a85b32004-04-15 18:22:41 +0000336#define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
wdenke2211742002-11-02 23:30:20 +0000337#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
338#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
339#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
340
wdenk901787d2005-04-03 23:22:21 +0000341#ifdef CFG_LOWBOOT
342/* PQ2FADS flash HRCW = 0x0EB4B645 */
343#define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
344 ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
345 ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
346 ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
347 )
348#else
349/* PQ2FADS BCSR HRCW = 0x0CB23645 */
wdenke2211742002-11-02 23:30:20 +0000350#define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
351 ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
352 ( HRCW_BMS | HRCW_APPC10 ) |\
353 ( HRCW_MODCK_H0101 ) \
354 )
wdenk901787d2005-04-03 23:22:21 +0000355#endif
wdenke2211742002-11-02 23:30:20 +0000356/* no slaves */
357#define CFG_HRCW_SLAVE1 0
358#define CFG_HRCW_SLAVE2 0
359#define CFG_HRCW_SLAVE3 0
360#define CFG_HRCW_SLAVE4 0
361#define CFG_HRCW_SLAVE5 0
362#define CFG_HRCW_SLAVE6 0
363#define CFG_HRCW_SLAVE7 0
364
365#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
366#define BOOTFLAG_WARM 0x02 /* Software reboot */
367
368#define CFG_MONITOR_BASE TEXT_BASE
369#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
370# define CFG_RAMBOOT
371#endif
372
373#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenke2211742002-11-02 23:30:20 +0000374#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
375
wdenkef5a9672003-12-07 00:46:27 +0000376#ifdef CONFIG_BZIP2
377#define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
378#else
379#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
380#endif /* CONFIG_BZIP2 */
381
wdenke2211742002-11-02 23:30:20 +0000382#ifndef CFG_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200383# define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200384# define CONFIG_ENV_SECT_SIZE 0x40000
385# define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + CONFIG_ENV_SECT_SIZE)
wdenke2211742002-11-02 23:30:20 +0000386#else
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200387# define CONFIG_ENV_IS_IN_NVRAM 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200388# define CONFIG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
389# define CONFIG_ENV_SIZE 0x200
wdenke2211742002-11-02 23:30:20 +0000390#endif /* CFG_RAMBOOT */
391
wdenke2211742002-11-02 23:30:20 +0000392#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger1cc4c452007-07-04 22:30:28 -0500393#if defined(CONFIG_CMD_KGDB)
wdenke2211742002-11-02 23:30:20 +0000394# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
395#endif
396
wdenke2211742002-11-02 23:30:20 +0000397#define CFG_HID0_INIT 0
398#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
399
400#define CFG_HID2 0
401
402#define CFG_SYPCR 0xFFFFFFC3
403#define CFG_BCR 0x100C0000
404#define CFG_SIUMCR 0x0A200000
wdenk2535d602003-07-17 23:16:40 +0000405#define CFG_SCCR SCCR_DFBRG01
Wolfgang Denkcdd917a2007-08-02 00:48:45 +0200406#define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00001801)
wdenk2535d602003-07-17 23:16:40 +0000407#define CFG_OR0_PRELIM 0xFF800876
Wolfgang Denkcdd917a2007-08-02 00:48:45 +0200408#define CFG_BR1_PRELIM (CFG_BCSR | 0x00001801)
wdenke2211742002-11-02 23:30:20 +0000409#define CFG_OR1_PRELIM 0xFFFF8010
410
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200411/*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/
412
413#if CONFIG_ADSTYPE == CFG_8272ADS
414#define CFG_BR3_PRELIM (CFG_PCI_INT | 0x1801) /* PCI interrupt controller */
415#define CFG_OR3_PRELIM 0xFFFF8010
416#endif
417
wdenk2535d602003-07-17 23:16:40 +0000418#define CFG_RMR RMR_CSRE
wdenke2211742002-11-02 23:30:20 +0000419#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
420#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
421#define CFG_RCCR 0
wdenk2535d602003-07-17 23:16:40 +0000422
wdenk04a85b32004-04-15 18:22:41 +0000423#if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
424#undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
wdenk326428c2003-08-31 18:37:54 +0000425#endif /* CONFIG_ADSTYPE == CFG_8266ADS */
426
wdenk2535d602003-07-17 23:16:40 +0000427#if CONFIG_ADSTYPE == CFG_PQ2FADS
wdenkef5a9672003-12-07 00:46:27 +0000428#define CFG_OR2 0xFE002EC0
wdenk2535d602003-07-17 23:16:40 +0000429#define CFG_PSDMR 0x824B36A3
430#define CFG_PSRT 0x13
431#define CFG_LSDMR 0x828737A3
432#define CFG_LSRT 0x13
433#define CFG_MPTPR 0x2800
wdenk04a85b32004-04-15 18:22:41 +0000434#elif CONFIG_ADSTYPE == CFG_8272ADS
435#define CFG_OR2 0xFC002CC0
436#define CFG_PSDMR 0x834E24A3
437#define CFG_PSRT 0x13
438#define CFG_MPTPR 0x2800
wdenk2535d602003-07-17 23:16:40 +0000439#else
wdenkef5a9672003-12-07 00:46:27 +0000440#define CFG_OR2 0xFF000CA0
wdenke2211742002-11-02 23:30:20 +0000441#define CFG_PSDMR 0x016EB452
wdenk2535d602003-07-17 23:16:40 +0000442#define CFG_PSRT 0x21
443#define CFG_LSDMR 0x0086A522
444#define CFG_LSRT 0x21
445#define CFG_MPTPR 0x1900
446#endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
wdenke2211742002-11-02 23:30:20 +0000447
448#define CFG_RESET_ADDRESS 0x04400000
449
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200450#if CONFIG_ADSTYPE == CFG_8272ADS
451
452/* PCI Memory map (if different from default map */
453#define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE /* Local base */
454#define CFG_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
455#define CFG_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
456 PICMR_PREFETCH_EN)
457
458/*
459 * These are the windows that allow the CPU to access PCI address space.
460 * All three PCI master windows, which allow the CPU to access PCI
461 * prefetch, non prefetch, and IO space (see below), must all fit within
462 * these windows.
463 */
464
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200465/*
466 * Master window that allows the CPU to access PCI Memory (prefetch).
467 * This window will be setup with the second set of Outbound ATU registers
468 * in the bridge.
469 */
470
471#define CFG_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
472#define CFG_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
473#define CFG_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
474#define CFG_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
475#define CFG_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
476
477/*
478 * Master window that allows the CPU to access PCI Memory (non-prefetch).
479 * This window will be setup with the second set of Outbound ATU registers
480 * in the bridge.
481 */
482
483#define CFG_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
484#define CFG_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
485#define CFG_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
486#define CFG_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
487#define CFG_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
488
489/*
490 * Master window that allows the CPU to access PCI IO space.
491 * This window will be setup with the first set of Outbound ATU registers
492 * in the bridge.
493 */
494
495#define CFG_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
496#define CFG_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
497#define CFG_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
498#define CFG_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
499#define CFG_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
500
501
502/* PCIBR0 - for PCI IO*/
503#define CFG_PCI_MSTR0_LOCAL CFG_PCI_MSTR_IO_LOCAL /* Local base */
504#define CFG_PCIMSK0_MASK ~(CFG_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
505/* PCIBR1 - prefetch and non-prefetch regions joined together */
Wolfgang Denk716c1dc2005-09-25 18:49:35 +0200506#define CFG_PCI_MSTR1_LOCAL CFG_PCI_MSTR_MEM_LOCAL
Wolfgang Denk1972dc02005-09-25 16:27:55 +0200507#define CFG_PCIMSK1_MASK ~(CFG_PCI_MSTR_MEM_SIZE + CFG_PCI_MSTR_MEMIO_SIZE - 1U)
508
509#endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/
510
Wolfgang Denkc2d0ab42005-09-26 00:53:02 +0200511#if CONFIG_ADSTYPE == CFG_8272ADS
Wolfgang Denkc570b2f2005-09-26 01:06:33 +0200512#define CONFIG_HAS_ETH1
Wolfgang Denkc2d0ab42005-09-26 00:53:02 +0200513#endif
514
wdenke2211742002-11-02 23:30:20 +0000515#endif /* __CONFIG_H */