Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2005 REA Elektronik GmbH <www.rea.de> |
| 3 | * Anders Larsen <alarsen@rea.de> |
| 4 | * |
| 5 | * Configuation settings for the Cogent CSB637 board. |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | #ifndef __CONFIG_H |
| 27 | #define __CONFIG_H |
| 28 | |
| 29 | /* ARM asynchronous clock */ |
| 30 | #define AT91C_MAIN_CLOCK 184320000 /* from 3.6864 MHz crystal (3686400 * 50) */ |
| 31 | #define AT91C_MASTER_CLOCK 46080000 /* (AT91C_MAIN_CLOCK/4) peripheral clock */ |
| 32 | |
| 33 | #define AT91_SLOW_CLOCK 32768 /* slow clock */ |
| 34 | |
| 35 | #define CONFIG_ARM920T 1 /* This is an ARM920T Core */ |
| 36 | #define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */ |
Wolfgang Denk | f5c254d | 2005-10-06 01:26:16 +0200 | [diff] [blame] | 37 | #define CONFIG_CSB637 1 /* on a CSB637 board */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 38 | #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ |
| 39 | #define USE_920T_MMU 1 |
| 40 | |
| 41 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 42 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 43 | #define CONFIG_INITRD_TAG 1 |
| 44 | |
| 45 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 46 | #define CONFIG_SYS_USE_MAIN_OSCILLATOR 1 |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 47 | /* flash */ |
Jean-Christophe PLAGNIOL-VILLARD | d481c80 | 2009-01-03 17:22:25 +0100 | [diff] [blame] | 48 | #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000 |
| 49 | #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 50 | |
| 51 | /* clocks */ |
Jean-Christophe PLAGNIOL-VILLARD | d481c80 | 2009-01-03 17:22:25 +0100 | [diff] [blame] | 52 | #define CONFIG_SYS_PLLAR_VAL 0x2031BE01 /* 184.320000 MHz for PCK */ |
| 53 | #define CONFIG_SYS_PLLBR_VAL 0x128A3E19 /* 47.996928 MHz (divider by 2 for USB) */ |
| 54 | #define CONFIG_SYS_MCKR_VAL 0x00000302 /* PCK/4 = MCK Master Clock = 46.080000 MHz from PLLA */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 55 | |
| 56 | /* sdram */ |
Jean-Christophe PLAGNIOL-VILLARD | d481c80 | 2009-01-03 17:22:25 +0100 | [diff] [blame] | 57 | #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */ |
| 58 | #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000 |
| 59 | #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000 |
| 60 | #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */ |
| 61 | #define CONFIG_SYS_SDRC_CR_VAL 0x21914159 /* set up the CONFIG_SYS_SDRAM */ |
| 62 | #define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */ |
| 63 | #define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */ |
| 64 | #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */ |
| 65 | #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */ |
| 66 | #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */ |
| 67 | #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */ |
| 68 | #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */ |
| 69 | #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */ |
Jens Scharsig | 8052352 | 2008-11-18 10:48:46 +0100 | [diff] [blame] | 70 | #else |
| 71 | #define CONFIG_SKIP_RELOCATE_UBOOT |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 72 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |
| 73 | /* |
| 74 | * Size of malloc() pool |
| 75 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) |
| 77 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 78 | |
Wolfgang Denk | f5c254d | 2005-10-06 01:26:16 +0200 | [diff] [blame] | 79 | #define CONFIG_BAUDRATE 115200 |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 80 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_AT91C_BRGR_DIVISOR 75 /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 82 | |
| 83 | /* |
| 84 | * Hardware drivers |
| 85 | */ |
| 86 | |
| 87 | /* define one of these to choose the DBGU, USART0 or USART1 as console */ |
Jean-Christophe PLAGNIOL-VILLARD | beebd85 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 88 | #define CONFIG_AT91RM9200_USART |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 89 | #define CONFIG_DBGU |
| 90 | #undef CONFIG_USART0 |
| 91 | #undef CONFIG_USART1 |
| 92 | |
| 93 | #undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */ |
| 94 | |
| 95 | #undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */ |
| 96 | |
| 97 | #define CONFIG_BOOTDELAY 3 |
| 98 | /* #define CONFIG_ENV_OVERWRITE 1 */ |
| 99 | |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 100 | |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 101 | /* |
Jon Loeliger | 80ff4f9 | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 102 | * BOOTP options |
| 103 | */ |
| 104 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 105 | #define CONFIG_BOOTP_BOOTPATH |
| 106 | #define CONFIG_BOOTP_GATEWAY |
| 107 | #define CONFIG_BOOTP_HOSTNAME |
| 108 | |
| 109 | |
| 110 | /* |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 111 | * Command line configuration. |
| 112 | */ |
| 113 | #include <config_cmd_default.h> |
| 114 | |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 115 | #define CONFIG_CMD_DHCP |
Wolfgang Denk | 3c95960 | 2008-07-31 10:12:09 +0200 | [diff] [blame] | 116 | #define CONFIG_CMD_JFFS2 |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 117 | #define CONFIG_CMD_PING |
| 118 | |
Wolfgang Denk | 3c95960 | 2008-07-31 10:12:09 +0200 | [diff] [blame] | 119 | |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 120 | #define CONFIG_NR_DRAM_BANKS 1 |
| 121 | #define PHYS_SDRAM 0x20000000 |
| 122 | #define PHYS_SDRAM_SIZE 0x4000000 /* 64 megs */ |
| 123 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM |
| 125 | #define CONFIG_SYS_MEMTEST_END CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 512*1024 - 4 |
| 126 | #define CONFIG_SYS_ALT_MEMTEST 1 |
| 127 | #define CONFIG_SYS_MEMTEST_SCRATCH CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 4 |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 128 | |
| 129 | #define CONFIG_DRIVER_ETHER |
| 130 | #define CONFIG_NET_RETRY_COUNT 20 |
| 131 | #undef CONFIG_AT91C_USE_RMII |
| 132 | |
| 133 | #undef CONFIG_HAS_DATAFLASH |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ) |
| 135 | #define CONFIG_SYS_MAX_DATAFLASH_BANKS 0 |
| 136 | #define CONFIG_SYS_MAX_DATAFLASH_PAGES 16384 |
| 137 | #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* Logical adress for CS0 */ |
| 138 | #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* Logical adress for CS3 */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 139 | |
| 140 | /* |
| 141 | * FLASH Device configuration |
| 142 | */ |
| 143 | #define PHYS_FLASH_1 0x10000000 |
| 144 | #define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
| 146 | #define CONFIG_SYS_FLASH_CFI 1 /* flash is CFI conformant */ |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 147 | #define CONFIG_FLASH_CFI_DRIVER 1 /* use common cfi driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 149 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 150 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */ |
| 151 | #define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */ |
| 152 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */ |
| 153 | #define CONFIG_SYS_MAX_FLASH_SECT 64 |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 154 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 |
| 156 | #define CONFIG_SYS_JFFS2_FIRST_SECTOR 3 |
| 157 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 057c849 | 2008-09-10 22:47:58 +0200 | [diff] [blame] | 159 | #undef CONFIG_ENV_IS_IN_DATAFLASH |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 057c849 | 2008-09-10 22:47:58 +0200 | [diff] [blame] | 161 | #ifdef CONFIG_ENV_IS_IN_DATAFLASH |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 162 | #define CONFIG_ENV_OFFSET 0x20000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 164 | #define CONFIG_ENV_SIZE 0x2000 /* 0x8000 */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 165 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 166 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 167 | #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x20000) /* after u-boot.bin */ |
| 168 | #define CONFIG_ENV_SIZE 0x20000 /* sectors are 128K here */ |
Jean-Christophe PLAGNIOL-VILLARD | 057c849 | 2008-09-10 22:47:58 +0200 | [diff] [blame] | 169 | #endif /* CONFIG_ENV_IS_IN_DATAFLASH */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 170 | |
| 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 } |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_PROMPT "U-Boot> " /* Monitor Command Prompt */ |
| 177 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 178 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 179 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 180 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_HZ 1000 |
| 182 | #define CONFIG_SYS_HZ_CLOCK AT91C_MASTER_CLOCK/2 /* AT91C_TC0_CMR is implicitly set to */ |
Ladislav Michl | 2c5260f | 2007-12-06 23:24:57 +0100 | [diff] [blame] | 183 | /* AT91C_TC_TIMER_DIV1_CLOCK */ |
Wolfgang Denk | 645da51 | 2005-10-05 02:00:09 +0200 | [diff] [blame] | 184 | |
| 185 | #define CONFIG_STACKSIZE (32*1024) /* regular stack */ |
| 186 | |
| 187 | #ifdef CONFIG_USE_IRQ |
| 188 | #error CONFIG_USE_IRQ not supported |
| 189 | #endif |
| 190 | |
| 191 | #endif |