blob: f621d6285ceb730b0380c1ee8e2988aa0a1214fe [file] [log] [blame]
wdenk4a9cbbe2002-08-27 09:48:53 +00001/*
2 * (C) Copyright 2000-2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk4a9cbbe2002-08-27 09:48:53 +00006 */
7
8#include <common.h>
9#include <watchdog.h>
10
11#include <mpc8xx.h>
12#include <commproc.h>
13
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020014#if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
Wolfgang Denkd87080b2006-03-31 18:32:53 +020015DECLARE_GLOBAL_DATA_PTR;
16#endif
17
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020018#if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
19 defined(CONFIG_SYS_SMC_UCODE_PATCH)
wdenk4a9cbbe2002-08-27 09:48:53 +000020void cpm_load_patch (volatile immap_t * immr);
21#endif
22
23/*
24 * Breath some life into the CPU...
25 *
26 * Set up the memory map,
27 * initialize a bunch of registers,
28 * initialize the UPM's
29 */
30void cpu_init_f (volatile immap_t * immr)
31{
wdenk4a9cbbe2002-08-27 09:48:53 +000032 volatile memctl8xx_t *memctl = &immr->im_memctl;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033# ifdef CONFIG_SYS_PLPRCR
wdenk180d3f72004-01-04 16:28:35 +000034 ulong mfmask;
wdenkc178d3d2004-01-24 20:25:54 +000035# endif
wdenk3bac3512003-03-12 10:41:04 +000036 ulong reg;
wdenk4a9cbbe2002-08-27 09:48:53 +000037
38 /* SYPCR - contains watchdog control (11-9) */
39
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040 immr->im_siu_conf.sc_sypcr = CONFIG_SYS_SYPCR;
wdenk4a9cbbe2002-08-27 09:48:53 +000041
42#if defined(CONFIG_WATCHDOG)
43 reset_8xx_watchdog (immr);
44#endif /* CONFIG_WATCHDOG */
45
46 /* SIUMCR - contains debug pin configuration (11-6) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047 immr->im_siu_conf.sc_siumcr |= CONFIG_SYS_SIUMCR;
wdenk4a9cbbe2002-08-27 09:48:53 +000048 /* initialize timebase status and control register (11-26) */
49 /* unlock TBSCRK */
50
51 immr->im_sitk.sitk_tbscrk = KAPWR_KEY;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052 immr->im_sit.sit_tbscr = CONFIG_SYS_TBSCR;
wdenk4a9cbbe2002-08-27 09:48:53 +000053
54 /* initialize the PIT (11-31) */
55
56 immr->im_sitk.sitk_piscrk = KAPWR_KEY;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057 immr->im_sit.sit_piscr = CONFIG_SYS_PISCR;
wdenk4a9cbbe2002-08-27 09:48:53 +000058
wdenk1cb8e982003-03-06 21:55:29 +000059 /* System integration timers. Don't change EBDF! (15-27) */
60
61 immr->im_clkrstk.cark_sccrk = KAPWR_KEY;
62 reg = immr->im_clkrst.car_sccr;
63 reg &= SCCR_MASK;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064 reg |= CONFIG_SYS_SCCR;
wdenk1cb8e982003-03-06 21:55:29 +000065 immr->im_clkrst.car_sccr = reg;
66
wdenk4a9cbbe2002-08-27 09:48:53 +000067 /* PLL (CPU clock) settings (15-30) */
68
69 immr->im_clkrstk.cark_plprcrk = KAPWR_KEY;
70
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071 /* If CONFIG_SYS_PLPRCR (set in the various *_config.h files) tries to
72 * set the MF field, then just copy CONFIG_SYS_PLPRCR over car_plprcr,
73 * otherwise OR in CONFIG_SYS_PLPRCR so we do not change the current MF
wdenk4a9cbbe2002-08-27 09:48:53 +000074 * field value.
wdenk180d3f72004-01-04 16:28:35 +000075 *
76 * For newer (starting MPC866) chips PLPRCR layout is different.
wdenk4a9cbbe2002-08-27 09:48:53 +000077 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#ifdef CONFIG_SYS_PLPRCR
wdenk180d3f72004-01-04 16:28:35 +000079 if (get_immr(0xFFFF) >= MPC8xx_NEW_CLK)
80 mfmask = PLPRCR_MFACT_MSK;
81 else
82 mfmask = PLPRCR_MF_MSK;
83
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084 if ((CONFIG_SYS_PLPRCR & mfmask) != 0)
85 reg = CONFIG_SYS_PLPRCR; /* reset control bits */
wdenk180d3f72004-01-04 16:28:35 +000086 else {
87 reg = immr->im_clkrst.car_plprcr;
88 reg &= mfmask; /* isolate MF-related fields */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089 reg |= CONFIG_SYS_PLPRCR; /* reset control bits */
wdenk180d3f72004-01-04 16:28:35 +000090 }
wdenk4a9cbbe2002-08-27 09:48:53 +000091 immr->im_clkrst.car_plprcr = reg;
wdenkc178d3d2004-01-24 20:25:54 +000092#endif
wdenk4a9cbbe2002-08-27 09:48:53 +000093
wdenk4a9cbbe2002-08-27 09:48:53 +000094 /*
95 * Memory Controller:
96 */
97
98 /* perform BR0 reset that MPC850 Rev. A can't guarantee */
99 reg = memctl->memc_br0;
100 reg &= BR_PS_MSK; /* Clear everything except Port Size bits */
101 reg |= BR_V; /* then add just the "Bank Valid" bit */
102 memctl->memc_br0 = reg;
103
104 /* Map banks 0 (and maybe 1) to the FLASH banks 0 (and 1) at
105 * preliminary addresses - these have to be modified later
106 * when FLASH size has been determined
107 *
108 * Depending on the size of the memory region defined by
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109 * CONFIG_SYS_OR0_REMAP some boards (wide address mask) allow to map the
110 * CONFIG_SYS_MONITOR_BASE, while others (narrower address mask) can't
111 * map CONFIG_SYS_MONITOR_BASE.
wdenk4a9cbbe2002-08-27 09:48:53 +0000112 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113 * For example, for CONFIG_IVMS8, the CONFIG_SYS_MONITOR_BASE is
114 * 0xff000000, but CONFIG_SYS_OR0_REMAP's address mask is 0xfff80000.
wdenk4a9cbbe2002-08-27 09:48:53 +0000115 *
116 * If BR0 wasn't loaded with address base 0xff000000, then BR0's
117 * base address remains as 0x00000000. However, the address mask
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118 * have been narrowed to 512Kb, so CONFIG_SYS_MONITOR_BASE wasn't mapped
wdenk4a9cbbe2002-08-27 09:48:53 +0000119 * into the Bank0.
120 *
121 * This is why CONFIG_IVMS8 and similar boards must load BR0 with
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122 * CONFIG_SYS_BR0_PRELIM in advance.
wdenk4a9cbbe2002-08-27 09:48:53 +0000123 *
124 * [Thanks to Michael Liao for this explanation.
125 * I owe him a free beer. - wd]
126 */
127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#if defined(CONFIG_SYS_OR0_REMAP)
129 memctl->memc_or0 = CONFIG_SYS_OR0_REMAP;
wdenk4a9cbbe2002-08-27 09:48:53 +0000130#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#if defined(CONFIG_SYS_OR1_REMAP)
132 memctl->memc_or1 = CONFIG_SYS_OR1_REMAP;
wdenk4a9cbbe2002-08-27 09:48:53 +0000133#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#if defined(CONFIG_SYS_OR5_REMAP)
135 memctl->memc_or5 = CONFIG_SYS_OR5_REMAP;
wdenk4a9cbbe2002-08-27 09:48:53 +0000136#endif
137
138 /* now restrict to preliminary range */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139 memctl->memc_br0 = CONFIG_SYS_BR0_PRELIM;
140 memctl->memc_or0 = CONFIG_SYS_OR0_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#if (defined(CONFIG_SYS_OR1_PRELIM) && defined(CONFIG_SYS_BR1_PRELIM))
143 memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
144 memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000145#endif
146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
148 memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM;
149 memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000150#endif
151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#if defined(CONFIG_SYS_OR3_PRELIM) && defined(CONFIG_SYS_BR3_PRELIM)
153 memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM;
154 memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000155#endif
156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#if defined(CONFIG_SYS_OR4_PRELIM) && defined(CONFIG_SYS_BR4_PRELIM)
158 memctl->memc_or4 = CONFIG_SYS_OR4_PRELIM;
159 memctl->memc_br4 = CONFIG_SYS_BR4_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000160#endif
161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#if defined(CONFIG_SYS_OR5_PRELIM) && defined(CONFIG_SYS_BR5_PRELIM)
163 memctl->memc_or5 = CONFIG_SYS_OR5_PRELIM;
164 memctl->memc_br5 = CONFIG_SYS_BR5_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000165#endif
166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#if defined(CONFIG_SYS_OR6_PRELIM) && defined(CONFIG_SYS_BR6_PRELIM)
168 memctl->memc_or6 = CONFIG_SYS_OR6_PRELIM;
169 memctl->memc_br6 = CONFIG_SYS_BR6_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000170#endif
171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#if defined(CONFIG_SYS_OR7_PRELIM) && defined(CONFIG_SYS_BR7_PRELIM)
173 memctl->memc_or7 = CONFIG_SYS_OR7_PRELIM;
174 memctl->memc_br7 = CONFIG_SYS_BR7_PRELIM;
wdenk4a9cbbe2002-08-27 09:48:53 +0000175#endif
176
wdenk4a9cbbe2002-08-27 09:48:53 +0000177 /*
178 * Reset CPM
179 */
180 immr->im_cpm.cp_cpcr = CPM_CR_RST | CPM_CR_FLG;
181 do { /* Spin until command processed */
182 __asm__ ("eieio");
183 } while (immr->im_cpm.cp_cpcr & CPM_CR_FLG);
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#ifdef CONFIG_SYS_RCCR /* must be done before cpm_load_patch() */
wdenk4a9cbbe2002-08-27 09:48:53 +0000186 /* write config value */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187 immr->im_cpm.cp_rccr = CONFIG_SYS_RCCR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000188#endif
189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#if defined(CONFIG_SYS_I2C_UCODE_PATCH) || defined(CONFIG_SYS_SPI_UCODE_PATCH) || \
191 defined(CONFIG_SYS_SMC_UCODE_PATCH)
wdenk4a9cbbe2002-08-27 09:48:53 +0000192 cpm_load_patch (immr); /* load mpc8xx microcode patch */
193#endif
194}
195
196/*
197 * initialize higher level parts of CPU like timers
198 */
199int cpu_init_r (void)
200{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#if defined(CONFIG_SYS_RTCSC) || defined(CONFIG_SYS_RMDS)
wdenk4a9cbbe2002-08-27 09:48:53 +0000202 bd_t *bd = gd->bd;
203 volatile immap_t *immr = (volatile immap_t *) (bd->bi_immr_base);
204#endif
205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#ifdef CONFIG_SYS_RTCSC
wdenk4a9cbbe2002-08-27 09:48:53 +0000207 /* Unlock RTSC register */
208 immr->im_sitk.sitk_rtcsck = KAPWR_KEY;
209 /* write config value */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210 immr->im_sit.sit_rtcsc = CONFIG_SYS_RTCSC;
wdenk4a9cbbe2002-08-27 09:48:53 +0000211#endif
212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#ifdef CONFIG_SYS_RMDS
wdenk4a9cbbe2002-08-27 09:48:53 +0000214 /* write config value */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215 immr->im_cpm.cp_rmds = CONFIG_SYS_RMDS;
wdenk4a9cbbe2002-08-27 09:48:53 +0000216#endif
217 return (0);
218}