blob: 90e8dd9dd9efa9dd27558c0f3bcfd3a896836328 [file] [log] [blame]
Marian Balakowicze6f2e902005-10-11 19:09:42 +02001/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Marian Balakowicze6f2e902005-10-11 19:09:42 +02006 */
7
8/*
9 * TQM8349 board configuration file
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Kim Phillipsfdfaa292015-03-17 12:00:45 -050015#define CONFIG_DISPLAY_BOARDINFO
16
Marian Balakowicze6f2e902005-10-11 19:09:42 +020017/*
18 * High Level Configuration Options
19 */
20#define CONFIG_E300 1 /* E300 Family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050021#define CONFIG_MPC834x 1 /* MPC834x specific */
Timur Tabi9ca880a2006-10-31 21:23:16 -060022#define CONFIG_MPC8349 1 /* MPC8349 specific */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020023#define CONFIG_TQM834X 1 /* TQM834X board specific */
24
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025#define CONFIG_SYS_TEXT_BASE 0x80000000
26
Mike Williams16263082011-07-22 04:01:30 +000027/* IMMR Base Address Register, use Freescale default: 0xff400000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#define CONFIG_SYS_IMMR 0xff400000
Marian Balakowicze6f2e902005-10-11 19:09:42 +020029
30/* System clock. Primary input clock when in PCI host mode */
31#define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
32
33/*
34 * Local Bus LCRR
35 * LCRR: DLL bypass, Clock divider is 8
36 *
37 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
38 *
39 * External Local Bus rate is
40 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
41 */
Kim Phillipsc7190f02009-09-25 18:19:44 -050042#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
43#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Marian Balakowicze6f2e902005-10-11 19:09:42 +020044
45/* board pre init: do not call, nothing to do */
46#undef CONFIG_BOARD_EARLY_INIT_F
47
48/* detect the number of flash banks */
49#define CONFIG_BOARD_EARLY_INIT_R
50
51/*
52 * DDR Setup
53 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050054 /* DDR is system memory*/
55#define CONFIG_SYS_DDR_BASE 0x00000000
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershbergerdf939e12011-10-11 23:57:22 -050058#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
59#undef CONFIG_DDR_ECC /* only for ECC DDR module */
60#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020061
Joe Hershbergerdf939e12011-10-11 23:57:22 -050062#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
64#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowicze6f2e902005-10-11 19:09:42 +020065
66/*
67 * FLASH on the Local Bus
68 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050069#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
70#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#undef CONFIG_SYS_FLASH_CHECKSUM
72#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
73#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050074#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
Wolfgang Denka3455c02009-05-15 09:19:52 +020075#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Marian Balakowicze6f2e902005-10-11 19:09:42 +020076
77/*
78 * FLASH bank number detection
79 */
80
81/*
Joe Hershbergerdf939e12011-10-11 23:57:22 -050082 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
83 * Flash banks has to be determined at runtime and stored in a gloabl variable
84 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
85 * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
86 * flash_info, and should be made sufficiently large to accomodate the number
87 * of banks that might actually be detected. Since most (all?) Flash related
88 * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
89 * the board, it is defined as tqm834x_num_flash_banks.
Marian Balakowicze6f2e902005-10-11 19:09:42 +020090 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
Marian Balakowicze6f2e902005-10-11 19:09:42 +020092
Joe Hershbergerdf939e12011-10-11 23:57:22 -050093#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
Marian Balakowicze6f2e902005-10-11 19:09:42 +020094
95/* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -050096#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
97 | BR_MS_GPCM \
98 | BR_PS_32 \
99 | BR_V)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200100
101/* FLASH timing (0x0000_0c54) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500102#define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
103 | OR_GPCM_ACS_DIV4 \
104 | OR_GPCM_SCY_5 \
105 | OR_GPCM_TRLX)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200106
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500107#define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200108
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500109#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
110 | CONFIG_SYS_OR_TIMING_FLASH)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200111
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500112#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200113
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500114 /* Window base at flash base */
115#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200116
117/* disable remaining mappings */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_BR1_PRELIM 0x00000000
119#define CONFIG_SYS_OR1_PRELIM 0x00000000
120#define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
121#define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_BR2_PRELIM 0x00000000
124#define CONFIG_SYS_OR2_PRELIM 0x00000000
125#define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
126#define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_BR3_PRELIM 0x00000000
129#define CONFIG_SYS_OR3_PRELIM 0x00000000
130#define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
131#define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200132
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200133/*
134 * Monitor config
135 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200136#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
Wolfgang Denk4681e672009-05-14 23:18:34 +0200139# define CONFIG_SYS_RAMBOOT
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200140#else
Wolfgang Denk4681e672009-05-14 23:18:34 +0200141# undef CONFIG_SYS_RAMBOOT
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200142#endif
143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500145#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
146#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200147
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500148#define CONFIG_SYS_GBL_DATA_OFFSET \
149 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200151
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500152 /* Reserve 384 kB = 3 sect. for Mon */
153#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
154 /* Reserve 512 kB for malloc */
155#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200156
157/*
158 * Serial Port
159 */
160#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_NS16550_SERIAL
162#define CONFIG_SYS_NS16550_REG_SIZE 1
163#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500166 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
169#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200170
171/*
172 * I2C
173 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200174#define CONFIG_SYS_I2C
175#define CONFIG_SYS_I2C_FSL
176#define CONFIG_SYS_FSL_I2C_SPEED 400000
177#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
178#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200179
180/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500181#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
182#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
183#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
184#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200185
186/* I2C RTC */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500187#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
188#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200189
190/* I2C SYSMON (LM75) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500191#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
192#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_DTT_MAX_TEMP 70
194#define CONFIG_SYS_DTT_LOW_TEMP -30
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500195#define CONFIG_SYS_DTT_HYSTERESIS 3
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200196
197/*
198 * TSEC
199 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200200#define CONFIG_TSEC_ENET /* tsec ethernet support */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200201#define CONFIG_MII
202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500204#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500206#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200207
208#if defined(CONFIG_TSEC_ENET)
209
Kim Phillips255a35772007-05-16 16:52:19 -0500210#define CONFIG_TSEC1 1
211#define CONFIG_TSEC1_NAME "TSEC0"
212#define CONFIG_TSEC2 1
213#define CONFIG_TSEC2_NAME "TSEC1"
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500214#define TSEC1_PHY_ADDR 2
215#define TSEC2_PHY_ADDR 1
216#define TSEC1_PHYIDX 0
217#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500218#define TSEC1_FLAGS TSEC_GIGABIT
219#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200220
221/* Options are: TSEC[0-1] */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500222#define CONFIG_ETHPRIME "TSEC0"
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200223
224#endif /* CONFIG_TSEC_ENET */
225
226/*
227 * General PCI
228 * Addresses are mapped 1-1.
229 */
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200230#define CONFIG_PCI
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200231
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200232#if defined(CONFIG_PCI)
233
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500234#define CONFIG_PCI_PNP /* do pci plug-and-play */
235#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200236
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200237/* PCI1 host bridge */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500238#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
239#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
240#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
241#define CONFIG_SYS_PCI1_MMIO_BASE \
242 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
243#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
244#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
245#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
246#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
247#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200248
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200249#undef CONFIG_EEPRO100
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200250#define CONFIG_EEPRO100
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200251#undef CONFIG_TULIP
252
253#if !defined(CONFIG_PCI_PNP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
255 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200256 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200257#endif
258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200260
261#endif /* CONFIG_PCI */
262
263/*
264 * Environment
265 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500266#define CONFIG_ENV_IS_IN_FLASH 1
267#define CONFIG_ENV_ADDR \
268 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
269#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
270#define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
Wolfgang Denk929b79a2009-05-14 23:18:33 +0200271#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
272#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
273
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500274#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
275#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200276
Jon Loeliger26946902007-07-04 22:30:50 -0500277/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500278 * BOOTP options
279 */
280#define CONFIG_BOOTP_BOOTFILESIZE
281#define CONFIG_BOOTP_BOOTPATH
282#define CONFIG_BOOTP_GATEWAY
283#define CONFIG_BOOTP_HOSTNAME
284
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500285/*
Jon Loeliger26946902007-07-04 22:30:50 -0500286 * Command line configuration.
287 */
Jon Loeliger26946902007-07-04 22:30:50 -0500288#define CONFIG_CMD_DATE
289#define CONFIG_CMD_DTT
290#define CONFIG_CMD_EEPROM
Jon Loeliger26946902007-07-04 22:30:50 -0500291#define CONFIG_CMD_JFFS2
Wolfgang Denk4681e672009-05-14 23:18:34 +0200292#define CONFIG_CMD_REGINFO
Jon Loeliger26946902007-07-04 22:30:50 -0500293
294#if defined(CONFIG_PCI)
295 #define CONFIG_CMD_PCI
296#endif
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200297
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200298/*
299 * Miscellaneous configurable options
300 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500301#define CONFIG_SYS_LONGHELP /* undef to save memory */
302#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200303
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500304#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
305#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillipsa059e902010-04-15 17:36:05 -0500306
Jon Loeliger26946902007-07-04 22:30:50 -0500307#if defined(CONFIG_CMD_KGDB)
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500308 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200309#else
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500310 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200311#endif
312
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500313 /* Print Buffer Size */
314#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
315#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
316 /* Boot Argument Buffer Size */
317#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200318
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500319#undef CONFIG_WATCHDOG /* watchdog disabled */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200320
321/*
322 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700323 * have to be in the first 256 MB of memory, since this is
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200324 * the maximum mapped by the Linux kernel during initialization.
325 */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500326 /* Initial Memory map for Linux */
327#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200328
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200330 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
331 HRCWL_DDR_TO_SCB_CLK_1X1 |\
332 HRCWL_CSB_TO_CLKIN_4X1 |\
333 HRCWL_VCO_1X2 |\
334 HRCWL_CORE_TO_CSB_2X1)
335
336#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200338 HRCWH_PCI_HOST |\
339 HRCWH_64_BIT_PCI |\
340 HRCWH_PCI1_ARBITER_ENABLE |\
341 HRCWH_PCI2_ARBITER_DISABLE |\
342 HRCWH_CORE_ENABLE |\
343 HRCWH_FROM_0X00000100 |\
344 HRCWH_BOOTSEQ_DISABLE |\
345 HRCWH_SW_WATCHDOG_DISABLE |\
346 HRCWH_ROM_LOC_LOCAL_16BIT |\
347 HRCWH_TSEC1M_IN_GMII |\
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500348 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200349#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200351 HRCWH_PCI_HOST |\
352 HRCWH_32_BIT_PCI |\
353 HRCWH_PCI1_ARBITER_ENABLE |\
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200354 HRCWH_PCI2_ARBITER_DISABLE |\
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200355 HRCWH_CORE_ENABLE |\
356 HRCWH_FROM_0X00000100 |\
357 HRCWH_BOOTSEQ_DISABLE |\
358 HRCWH_SW_WATCHDOG_DISABLE |\
359 HRCWH_ROM_LOC_LOCAL_16BIT |\
360 HRCWH_TSEC1M_IN_GMII |\
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500361 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200362#endif
363
Kumar Gala9260a562006-01-11 11:12:57 -0600364/* System IO Config */
Kim Phillips3c9b1ee2009-06-05 14:11:33 -0500365#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_SICRL SICRL_LDP_A
Kumar Gala9260a562006-01-11 11:12:57 -0600367
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200368/* i-cache and d-cache disabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillips1a2e2032010-04-20 19:37:54 -0500370#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
371 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_HID2 HID2_HBE
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200373
Becky Bruce31d82672008-05-08 19:02:12 -0500374#define CONFIG_HIGH_BATS 1 /* High BATs supported */
375
Kumar Gala2688e2f2006-02-10 15:40:06 -0600376/* DDR 0 - 512M */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500377#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500378 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500379 | BATL_MEMCOHERENCE)
380#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
381 | BATU_BL_256M \
382 | BATU_VS \
383 | BATU_VP)
384#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500385 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500386 | BATL_MEMCOHERENCE)
387#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
388 | BATU_BL_256M \
389 | BATU_VS \
390 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600391
392/* stack in DCACHE @ 512M (no backing mem) */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500393#define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500394 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500395 | BATL_MEMCOHERENCE)
396#define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
397 | BATU_BL_128K \
398 | BATU_VS \
399 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600400
401/* PCI */
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200402#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000403#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500404#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500405 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500406 | BATL_MEMCOHERENCE)
407#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
408 | BATU_BL_256M \
409 | BATU_VS \
410 | BATU_VP)
411#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500412 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500413 | BATL_MEMCOHERENCE \
414 | BATL_GUARDEDSTORAGE)
415#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
416 | BATU_BL_256M \
417 | BATU_VS \
418 | BATU_VP)
419#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500420 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500421 | BATL_CACHEINHIBIT \
422 | BATL_GUARDEDSTORAGE)
423#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
424 | BATU_BL_16M \
425 | BATU_VS \
426 | BATU_VP)
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200427#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_IBAT3L (0)
429#define CONFIG_SYS_IBAT3U (0)
430#define CONFIG_SYS_IBAT4L (0)
431#define CONFIG_SYS_IBAT4U (0)
432#define CONFIG_SYS_IBAT5L (0)
433#define CONFIG_SYS_IBAT5U (0)
Rafal Jaworowski6fe16a82006-08-18 10:39:11 +0200434#endif
Kumar Gala2688e2f2006-02-10 15:40:06 -0600435
436/* IMMRBAR */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500437#define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500438 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500439 | BATL_CACHEINHIBIT \
440 | BATL_GUARDEDSTORAGE)
441#define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
442 | BATU_BL_1M \
443 | BATU_VS \
444 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600445
446/* FLASH */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500447#define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500448 | BATL_PP_RW \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500449 | BATL_CACHEINHIBIT \
450 | BATL_GUARDEDSTORAGE)
451#define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
452 | BATU_BL_256M \
453 | BATU_VS \
454 | BATU_VP)
Kumar Gala2688e2f2006-02-10 15:40:06 -0600455
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
457#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
458#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
459#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
460#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
461#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
462#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
463#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
464#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
465#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
466#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
467#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
468#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
469#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
470#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
471#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kumar Gala2688e2f2006-02-10 15:40:06 -0600472
Jon Loeliger26946902007-07-04 22:30:50 -0500473#if defined(CONFIG_CMD_KGDB)
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200474#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200475#endif
476
477/*
478 * Environment Configuration
479 */
480
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500481 /* default location for tftp and bootm */
482#define CONFIG_LOADADDR 400000
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200483
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500484#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200485
486#define CONFIG_BAUDRATE 115200
487
488#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100489 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200490 "echo"
491
492#undef CONFIG_BOOTARGS
493
494#define CONFIG_EXTRA_ENV_SETTINGS \
495 "netdev=eth0\0" \
Wolfgang Denkb931b3a2008-02-14 23:18:01 +0100496 "hostname=tqm834x\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200497 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100498 "nfsroot=${serverip}:${rootpath}\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200499 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100500 "addip=setenv bootargs ${bootargs} " \
501 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
502 ":${hostname}:${netdev}:off panic=1\0" \
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500503 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200504 "flash_nfs_old=run nfsargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100505 "bootm ${kernel_addr}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200506 "flash_nfs=run nfsargs addip addcons;" \
507 "bootm ${kernel_addr} - ${fdt_addr}\0" \
508 "flash_self_old=run ramargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100509 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200510 "flash_self=run ramargs addip addcons;" \
511 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
512 "net_nfs_old=tftp 400000 ${bootfile};" \
513 "run nfsargs addip addcons;bootm\0" \
514 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
515 "tftp ${fdt_addr_r} ${fdt_file}; " \
516 "run nfsargs addip addcons; " \
517 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200518 "rootpath=/opt/eldk/ppc_6xx\0" \
Wolfgang Denk4681e672009-05-14 23:18:34 +0200519 "bootfile=tqm834x/uImage\0" \
520 "fdtfile=tqm834x/tqm834x.dtb\0" \
521 "kernel_addr_r=400000\0" \
522 "fdt_addr_r=600000\0" \
523 "ramdisk_addr_r=800000\0" \
524 "kernel_addr=800C0000\0" \
525 "fdt_addr=800A0000\0" \
526 "ramdisk_addr=80300000\0" \
527 "u-boot=tqm834x/u-boot.bin\0" \
528 "load=tftp 200000 ${u-boot}\0" \
529 "update=protect off 80000000 +${filesize};" \
530 "era 80000000 +${filesize};" \
531 "cp.b 200000 80000000 ${filesize}\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100532 "upd=run load update\0" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200533 ""
534
535#define CONFIG_BOOTCOMMAND "run flash_self"
536
537/*
538 * JFFS2 partitions
539 */
540/* mtdparts command line support */
Stefan Roese68d7d652009-03-19 13:30:36 +0100541#define CONFIG_CMD_MTDPARTS
Stefan Roese942556a2009-05-12 14:32:58 +0200542#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
543#define CONFIG_FLASH_CFI_MTD
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200544#define MTDIDS_DEFAULT "nor0=TQM834x-0"
545
546/* default mtd partition table */
Joe Hershbergerdf939e12011-10-11 23:57:22 -0500547#define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \
548 "1m(kernel),2m(initrd)," \
549 "-(user);" \
Marian Balakowicze6f2e902005-10-11 19:09:42 +0200550
551#endif /* __CONFIG_H */