blob: d1ef15d043da143cd81b7b6d85ed86b8a75ef54d [file] [log] [blame]
Stefano Babicfb87a1e2010-01-20 18:19:51 +01001/*
2 * (C) Copyright 2009 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000023#ifndef __ASM_ARCH_MX5_IMX_REGS_H__
24#define __ASM_ARCH_MX5_IMX_REGS_H__
Stefano Babicfb87a1e2010-01-20 18:19:51 +010025
Benoît Thébaudeau8e99ecd2012-08-13 07:27:58 +000026#define ARCH_MXC
27
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000028#if defined(CONFIG_MX51)
Shawn Guo1ab027c2010-10-28 10:13:15 +080029#define IRAM_BASE_ADDR 0x1FFE0000 /* internal ram */
Fabio Estevamfff6ef72012-05-15 08:01:16 +000030#define IPU_SOC_BASE_ADDR 0x40000000
31#define IPU_SOC_OFFSET 0x1E000000
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000032#define SPBA0_BASE_ADDR 0x70000000
33#define AIPS1_BASE_ADDR 0x73F00000
34#define AIPS2_BASE_ADDR 0x83F00000
35#define CSD0_BASE_ADDR 0x90000000
36#define CSD1_BASE_ADDR 0xA0000000
37#define NFC_BASE_ADDR_AXI 0xCFFF0000
Fabio Estevamac4020e2011-06-07 07:02:50 +000038#define CS1_BASE_ADDR 0xB8000000
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000039#elif defined(CONFIG_MX53)
Fabio Estevamfff6ef72012-05-15 08:01:16 +000040#define IPU_SOC_BASE_ADDR 0x18000000
41#define IPU_SOC_OFFSET 0x06000000
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000042#define SPBA0_BASE_ADDR 0x50000000
43#define AIPS1_BASE_ADDR 0x53F00000
44#define AIPS2_BASE_ADDR 0x63F00000
45#define CSD0_BASE_ADDR 0x70000000
46#define CSD1_BASE_ADDR 0xB0000000
47#define NFC_BASE_ADDR_AXI 0xF7FF0000
48#define IRAM_BASE_ADDR 0xF8000000
Fabio Estevamac4020e2011-06-07 07:02:50 +000049#define CS1_BASE_ADDR 0xF4000000
Stefano Babicd87c85c2012-02-22 00:24:36 +000050#define SATA_BASE_ADDR 0x10000000
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000051#else
52#error "CPU_TYPE not defined"
53#endif
54
55#define IRAM_SIZE 0x00020000 /* 128 KB */
Stefano Babicfb87a1e2010-01-20 18:19:51 +010056
57/*
58 * SPBA global module enabled #0
59 */
Stefano Babicfb87a1e2010-01-20 18:19:51 +010060#define MMC_SDHC1_BASE_ADDR (SPBA0_BASE_ADDR + 0x00004000)
61#define MMC_SDHC2_BASE_ADDR (SPBA0_BASE_ADDR + 0x00008000)
Stefano Babic40f6fff2011-11-22 15:22:39 +010062#define UART3_BASE (SPBA0_BASE_ADDR + 0x0000C000)
Stefano Babicfb87a1e2010-01-20 18:19:51 +010063#define CSPI1_BASE_ADDR (SPBA0_BASE_ADDR + 0x00010000)
64#define SSI2_BASE_ADDR (SPBA0_BASE_ADDR + 0x00014000)
65#define MMC_SDHC3_BASE_ADDR (SPBA0_BASE_ADDR + 0x00020000)
66#define MMC_SDHC4_BASE_ADDR (SPBA0_BASE_ADDR + 0x00024000)
67#define SPDIF_BASE_ADDR (SPBA0_BASE_ADDR + 0x00028000)
68#define ATA_DMA_BASE_ADDR (SPBA0_BASE_ADDR + 0x00030000)
69#define SLIM_DMA_BASE_ADDR (SPBA0_BASE_ADDR + 0x00034000)
70#define HSI2C_DMA_BASE_ADDR (SPBA0_BASE_ADDR + 0x00038000)
71#define SPBA_CTRL_BASE_ADDR (SPBA0_BASE_ADDR + 0x0003C000)
72
73/*
74 * AIPS 1
75 */
Stefano Babicfb87a1e2010-01-20 18:19:51 +010076#define OTG_BASE_ADDR (AIPS1_BASE_ADDR + 0x00080000)
77#define GPIO1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00084000)
78#define GPIO2_BASE_ADDR (AIPS1_BASE_ADDR + 0x00088000)
79#define GPIO3_BASE_ADDR (AIPS1_BASE_ADDR + 0x0008C000)
80#define GPIO4_BASE_ADDR (AIPS1_BASE_ADDR + 0x00090000)
81#define KPP_BASE_ADDR (AIPS1_BASE_ADDR + 0x00094000)
82#define WDOG1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00098000)
83#define WDOG2_BASE_ADDR (AIPS1_BASE_ADDR + 0x0009C000)
84#define GPT1_BASE_ADDR (AIPS1_BASE_ADDR + 0x000A0000)
85#define SRTC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000A4000)
86#define IOMUXC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000A8000)
87#define EPIT1_BASE_ADDR (AIPS1_BASE_ADDR + 0x000AC000)
88#define EPIT2_BASE_ADDR (AIPS1_BASE_ADDR + 0x000B0000)
89#define PWM1_BASE_ADDR (AIPS1_BASE_ADDR + 0x000B4000)
90#define PWM2_BASE_ADDR (AIPS1_BASE_ADDR + 0x000B8000)
Stefano Babic40f6fff2011-11-22 15:22:39 +010091#define UART1_BASE (AIPS1_BASE_ADDR + 0x000BC000)
92#define UART2_BASE (AIPS1_BASE_ADDR + 0x000C0000)
Stefano Babicfb87a1e2010-01-20 18:19:51 +010093#define SRC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000D0000)
94#define CCM_BASE_ADDR (AIPS1_BASE_ADDR + 0x000D4000)
95#define GPC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000D8000)
96
Liu Hui-R64343595f3e52011-01-03 22:27:35 +000097#if defined(CONFIG_MX53)
98#define GPIO5_BASE_ADDR (AIPS1_BASE_ADDR + 0x000DC000)
99#define GPIO6_BASE_ADDR (AIPS1_BASE_ADDR + 0x000E0000)
100#define GPIO7_BASE_ADDR (AIPS1_BASE_ADDR + 0x000E4000)
Troy Kiskydf369dc2012-07-19 08:18:24 +0000101#define I2C3_BASE_ADDR (AIPS1_BASE_ADDR + 0x000EC000)
Stefano Babic4a9677e2012-02-22 00:24:33 +0000102#define UART4_BASE_ADDR (AIPS1_BASE_ADDR + 0x000F0000)
Liu Hui-R64343595f3e52011-01-03 22:27:35 +0000103#endif
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100104/*
105 * AIPS 2
106 */
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100107#define PLL1_BASE_ADDR (AIPS2_BASE_ADDR + 0x00080000)
108#define PLL2_BASE_ADDR (AIPS2_BASE_ADDR + 0x00084000)
109#define PLL3_BASE_ADDR (AIPS2_BASE_ADDR + 0x00088000)
Marek Vasutbf2eaf52011-09-23 11:43:47 +0200110#ifdef CONFIG_MX53
111#define PLL4_BASE_ADDR (AIPS2_BASE_ADDR + 0x0008c000)
112#endif
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100113#define AHBMAX_BASE_ADDR (AIPS2_BASE_ADDR + 0x00094000)
114#define IIM_BASE_ADDR (AIPS2_BASE_ADDR + 0x00098000)
115#define CSU_BASE_ADDR (AIPS2_BASE_ADDR + 0x0009C000)
116#define ARM_BASE_ADDR (AIPS2_BASE_ADDR + 0x000A0000)
117#define OWIRE_BASE_ADDR (AIPS2_BASE_ADDR + 0x000A4000)
118#define FIRI_BASE_ADDR (AIPS2_BASE_ADDR + 0x000A8000)
119#define CSPI2_BASE_ADDR (AIPS2_BASE_ADDR + 0x000AC000)
120#define SDMA_BASE_ADDR (AIPS2_BASE_ADDR + 0x000B0000)
121#define SCC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000B4000)
122#define ROMCP_BASE_ADDR (AIPS2_BASE_ADDR + 0x000B8000)
123#define RTIC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000BC000)
124#define CSPI3_BASE_ADDR (AIPS2_BASE_ADDR + 0x000C0000)
125#define I2C2_BASE_ADDR (AIPS2_BASE_ADDR + 0x000C4000)
126#define I2C1_BASE_ADDR (AIPS2_BASE_ADDR + 0x000C8000)
127#define SSI1_BASE_ADDR (AIPS2_BASE_ADDR + 0x000CC000)
128#define AUDMUX_BASE_ADDR (AIPS2_BASE_ADDR + 0x000D0000)
129#define M4IF_BASE_ADDR (AIPS2_BASE_ADDR + 0x000D8000)
130#define ESDCTL_BASE_ADDR (AIPS2_BASE_ADDR + 0x000D9000)
131#define WEIM_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DA000)
132#define NFC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DB000)
133#define EMI_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DBF00)
134#define MIPI_HSC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DC000)
135#define ATA_BASE_ADDR (AIPS2_BASE_ADDR + 0x000E0000)
136#define SIM_BASE_ADDR (AIPS2_BASE_ADDR + 0x000E4000)
137#define SSI3BASE_ADDR (AIPS2_BASE_ADDR + 0x000E8000)
138#define FEC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000EC000)
139#define TVE_BASE_ADDR (AIPS2_BASE_ADDR + 0x000F0000)
140#define VPU_BASE_ADDR (AIPS2_BASE_ADDR + 0x000F4000)
141#define SAHARA_BASE_ADDR (AIPS2_BASE_ADDR + 0x000F8000)
142
Stefano Babic4a9677e2012-02-22 00:24:33 +0000143#if defined(CONFIG_MX53)
144#define UART5_BASE_ADDR (AIPS2_BASE_ADDR + 0x00090000)
145#endif
146
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100147/*
Fabio Estevamac4020e2011-06-07 07:02:50 +0000148 * WEIM CSnGCR1
149 */
150#define CSEN 1
151#define SWR (1 << 1)
152#define SRD (1 << 2)
153#define MUM (1 << 3)
154#define WFL (1 << 4)
155#define RFL (1 << 5)
156#define CRE (1 << 6)
157#define CREP (1 << 7)
158#define BL(x) (((x) & 0x7) << 8)
159#define WC (1 << 11)
160#define BCD(x) (((x) & 0x3) << 12)
161#define BCS(x) (((x) & 0x3) << 14)
162#define DSZ(x) (((x) & 0x7) << 16)
163#define SP (1 << 19)
164#define CSREC(x) (((x) & 0x7) << 20)
165#define AUS (1 << 23)
166#define GBC(x) (((x) & 0x7) << 24)
167#define WP (1 << 27)
168#define PSZ(x) (((x) & 0x0f << 28)
169
170/*
171 * WEIM CSnGCR2
172 */
173#define ADH(x) (((x) & 0x3))
174#define DAPS(x) (((x) & 0x0f << 4)
175#define DAE (1 << 8)
176#define DAP (1 << 9)
177#define MUX16_BYP (1 << 12)
178
179/*
180 * WEIM CSnRCR1
181 */
182#define RCSN(x) (((x) & 0x7))
183#define RCSA(x) (((x) & 0x7) << 4)
184#define OEN(x) (((x) & 0x7) << 8)
185#define OEA(x) (((x) & 0x7) << 12)
186#define RADVN(x) (((x) & 0x7) << 16)
187#define RAL (1 << 19)
188#define RADVA(x) (((x) & 0x7) << 20)
189#define RWSC(x) (((x) & 0x3f) << 24)
190
191/*
192 * WEIM CSnRCR2
193 */
194#define RBEN(x) (((x) & 0x7))
195#define RBE (1 << 3)
196#define RBEA(x) (((x) & 0x7) << 4)
197#define RL(x) (((x) & 0x3) << 8)
198#define PAT(x) (((x) & 0x7) << 12)
199#define APR (1 << 15)
200
201/*
202 * WEIM CSnWCR1
203 */
204#define WCSN(x) (((x) & 0x7))
205#define WCSA(x) (((x) & 0x7) << 3)
206#define WEN(x) (((x) & 0x7) << 6)
207#define WEA(x) (((x) & 0x7) << 9)
208#define WBEN(x) (((x) & 0x7) << 12)
209#define WBEA(x) (((x) & 0x7) << 15)
210#define WADVN(x) (((x) & 0x7) << 18)
211#define WADVA(x) (((x) & 0x7) << 21)
212#define WWSC(x) (((x) & 0x3f) << 24)
213#define WBED1 (1 << 30)
214#define WAL (1 << 31)
215
216/*
217 * WEIM CSnWCR2
218 */
219#define WBED 1
220
221/*
222 * WEIM WCR
223 */
224#define BCM 1
225#define GBCD(x) (((x) & 0x3) << 1)
226#define INTEN (1 << 4)
227#define INTPOL (1 << 5)
228#define WDOG_EN (1 << 8)
229#define WDOG_LIMIT(x) (((x) & 0x3) << 9)
230
Fabio Estevama6e961c2011-06-07 07:02:52 +0000231#define CS0_128 0
232#define CS0_64M_CS1_64M 1
233#define CS0_64M_CS1_32M_CS2_32M 2
234#define CS0_32M_CS1_32M_CS2_32M_CS3_32M 3
235
Fabio Estevamac4020e2011-06-07 07:02:50 +0000236/*
Eric Nelson08c61a52012-01-31 07:52:03 +0000237 * CSPI register definitions
238 */
239#define MXC_ECSPI
240#define MXC_CSPICTRL_EN (1 << 0)
241#define MXC_CSPICTRL_MODE (1 << 1)
242#define MXC_CSPICTRL_XCH (1 << 2)
243#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
244#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
245#define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
246#define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
247#define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
248#define MXC_CSPICTRL_MAXBITS 0xfff
249#define MXC_CSPICTRL_TC (1 << 7)
250#define MXC_CSPICTRL_RXOVF (1 << 6)
251#define MXC_CSPIPERIOD_32KHZ (1 << 15)
252#define MAX_SPI_BYTES 32
253
254/* Bit position inside CTRL register to be associated with SS */
255#define MXC_CSPICTRL_CHAN 18
256
257/* Bit position inside CON register to be associated with SS */
258#define MXC_CSPICON_POL 4
259#define MXC_CSPICON_PHA 0
260#define MXC_CSPICON_SSPOL 12
261#define MXC_SPI_BASE_ADDRESSES \
262 CSPI1_BASE_ADDR, \
263 CSPI2_BASE_ADDR, \
264 CSPI3_BASE_ADDR,
265
266/*
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100267 * Number of GPIO pins per port
268 */
269#define GPIO_NUM_PIN 32
270
271#define IIM_SREV 0x24
272#define ROM_SI_REV 0x48
273
274#define NFC_BUF_SIZE 0x1000
275
276/* M4IF */
277#define M4IF_FBPM0 0x40
278#define M4IF_FIDBP 0x48
279
280/* Assuming 24MHz input clock with doubler ON */
281/* MFI PDF */
David Jander9db1bfa2011-07-13 21:11:53 +0000282#define DP_OP_864 ((8 << 4) + ((1 - 1) << 0))
283#define DP_MFD_864 (180 - 1) /* PL Dither mode */
284#define DP_MFN_864 180
285#define DP_MFN_800_DIT 60 /* PL Dither mode */
286
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100287#define DP_OP_850 ((8 << 4) + ((1 - 1) << 0))
288#define DP_MFD_850 (48 - 1)
289#define DP_MFN_850 41
290
291#define DP_OP_800 ((8 << 4) + ((1 - 1) << 0))
292#define DP_MFD_800 (3 - 1)
293#define DP_MFN_800 1
294
295#define DP_OP_700 ((7 << 4) + ((1 - 1) << 0))
296#define DP_MFD_700 (24 - 1)
297#define DP_MFN_700 7
298
299#define DP_OP_665 ((6 << 4) + ((1 - 1) << 0))
300#define DP_MFD_665 (96 - 1)
301#define DP_MFN_665 89
302
303#define DP_OP_532 ((5 << 4) + ((1 - 1) << 0))
304#define DP_MFD_532 (24 - 1)
305#define DP_MFN_532 13
306
307#define DP_OP_400 ((8 << 4) + ((2 - 1) << 0))
308#define DP_MFD_400 (3 - 1)
309#define DP_MFN_400 1
310
311#define DP_OP_216 ((6 << 4) + ((3 - 1) << 0))
312#define DP_MFD_216 (4 - 1)
313#define DP_MFN_216 3
314
315#define CHIP_REV_1_0 0x10
316#define CHIP_REV_1_1 0x11
317#define CHIP_REV_2_0 0x20
318#define CHIP_REV_2_5 0x25
319#define CHIP_REV_3_0 0x30
320
321#define BOARD_REV_1_0 0x0
322#define BOARD_REV_2_0 0x1
323
Liu Hui-R64343565e39c2010-11-18 23:45:55 +0000324#define IMX_IIM_BASE (IIM_BASE_ADDR)
325
Stefano Babicf3554df2010-09-30 13:11:57 +0200326#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
327#include <asm/types.h>
328
329#define __REG(x) (*((volatile u32 *)(x)))
330#define __REG16(x) (*((volatile u16 *)(x)))
331#define __REG8(x) (*((volatile u8 *)(x)))
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100332
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100333struct clkctl {
334 u32 ccr;
335 u32 ccdr;
336 u32 csr;
337 u32 ccsr;
338 u32 cacrr;
339 u32 cbcdr;
340 u32 cbcmr;
341 u32 cscmr1;
342 u32 cscmr2;
343 u32 cscdr1;
344 u32 cs1cdr;
345 u32 cs2cdr;
346 u32 cdcdr;
347 u32 chsccdr;
348 u32 cscdr2;
349 u32 cscdr3;
350 u32 cscdr4;
351 u32 cwdr;
352 u32 cdhipr;
353 u32 cdcr;
354 u32 ctor;
355 u32 clpcr;
356 u32 cisr;
357 u32 cimr;
358 u32 ccosr;
359 u32 cgpr;
360 u32 ccgr0;
361 u32 ccgr1;
362 u32 ccgr2;
363 u32 ccgr3;
364 u32 ccgr4;
365 u32 ccgr5;
366 u32 ccgr6;
Stefano Babic0edf8b52011-07-07 03:37:06 +0000367#if defined(CONFIG_MX53)
368 u32 ccgr7;
369#endif
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100370 u32 cmeor;
371};
372
Stefano Babic0edf8b52011-07-07 03:37:06 +0000373/* DPLL registers */
374struct dpll {
375 u32 dp_ctl;
376 u32 dp_config;
377 u32 dp_op;
378 u32 dp_mfd;
379 u32 dp_mfn;
380 u32 dp_mfn_minus;
381 u32 dp_mfn_plus;
382 u32 dp_hfs_op;
383 u32 dp_hfs_mfd;
384 u32 dp_hfs_mfn;
385 u32 dp_mfn_togc;
386 u32 dp_destat;
387};
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100388/* WEIM registers */
389struct weim {
Fabio Estevamac4020e2011-06-07 07:02:50 +0000390 u32 cs0gcr1;
391 u32 cs0gcr2;
392 u32 cs0rcr1;
393 u32 cs0rcr2;
394 u32 cs0wcr1;
395 u32 cs0wcr2;
396 u32 cs1gcr1;
397 u32 cs1gcr2;
398 u32 cs1rcr1;
399 u32 cs1rcr2;
400 u32 cs1wcr1;
401 u32 cs1wcr2;
402 u32 cs2gcr1;
403 u32 cs2gcr2;
404 u32 cs2rcr1;
405 u32 cs2rcr2;
406 u32 cs2wcr1;
407 u32 cs2wcr2;
408 u32 cs3gcr1;
409 u32 cs3gcr2;
410 u32 cs3rcr1;
411 u32 cs3rcr2;
412 u32 cs3wcr1;
413 u32 cs3wcr2;
414 u32 cs4gcr1;
415 u32 cs4gcr2;
416 u32 cs4rcr1;
417 u32 cs4rcr2;
418 u32 cs4wcr1;
419 u32 cs4wcr2;
420 u32 cs5gcr1;
421 u32 cs5gcr2;
422 u32 cs5rcr1;
423 u32 cs5rcr2;
424 u32 cs5wcr1;
425 u32 cs5wcr2;
426 u32 wcr;
427 u32 wiar;
428 u32 ear;
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100429};
430
Fabio Estevama682b3f2011-06-07 07:02:51 +0000431#if defined(CONFIG_MX51)
432struct iomuxc {
433 u32 gpr0;
434 u32 gpr1;
435 u32 omux0;
436 u32 omux1;
437 u32 omux2;
438 u32 omux3;
439 u32 omux4;
440};
441#elif defined(CONFIG_MX53)
442struct iomuxc {
443 u32 gpr0;
444 u32 gpr1;
445 u32 gpr2;
446 u32 omux0;
447 u32 omux1;
448 u32 omux2;
449 u32 omux3;
450 u32 omux4;
451};
452#endif
453
Stefano Babic9583dfa2010-08-20 10:42:31 +0200454/* System Reset Controller (SRC) */
455struct src {
456 u32 scr;
457 u32 sbmr;
458 u32 srsr;
459 u32 reserved1[2];
460 u32 sisr;
461 u32 simr;
462};
Liu Hui-R64343565e39c2010-11-18 23:45:55 +0000463
Troy Kisky124a06d2012-08-15 10:31:20 +0000464struct srtc_regs {
465 u32 lpscmr; /* 0x00 */
466 u32 lpsclr; /* 0x04 */
467 u32 lpsar; /* 0x08 */
468 u32 lpsmcr; /* 0x0c */
469 u32 lpcr; /* 0x10 */
470 u32 lpsr; /* 0x14 */
471 u32 lppdr; /* 0x18 */
472 u32 lpgr; /* 0x1c */
473 u32 hpcmr; /* 0x20 */
474 u32 hpclr; /* 0x24 */
475 u32 hpamr; /* 0x28 */
476 u32 hpalr; /* 0x2c */
477 u32 hpcr; /* 0x30 */
478 u32 hpisr; /* 0x34 */
479 u32 hpienr; /* 0x38 */
480};
481
Stefano Babicac87c172011-01-19 22:46:33 +0000482/* CSPI registers */
483struct cspi_regs {
484 u32 rxdata;
485 u32 txdata;
486 u32 ctrl;
487 u32 cfg;
488 u32 intr;
489 u32 dma;
490 u32 stat;
491 u32 period;
492};
493
Liu Hui-R64343565e39c2010-11-18 23:45:55 +0000494struct iim_regs {
495 u32 stat;
496 u32 statm;
497 u32 err;
498 u32 emask;
499 u32 fctl;
500 u32 ua;
501 u32 la;
502 u32 sdat;
503 u32 prev;
504 u32 srev;
505 u32 preg_p;
506 u32 scs0;
507 u32 scs1;
508 u32 scs2;
509 u32 scs3;
510 u32 res0[0x1f1];
511 struct fuse_bank {
512 u32 fuse_regs[0x20];
513 u32 fuse_rsvd[0xe0];
514 } bank[4];
515};
516
Fabio Estevam54cd1de2012-05-08 03:40:49 +0000517struct fuse_bank0_regs {
518 u32 fuse0_23[24];
519 u32 gp[8];
520};
521
Liu Hui-R64343565e39c2010-11-18 23:45:55 +0000522struct fuse_bank1_regs {
523 u32 fuse0_8[9];
524 u32 mac_addr[6];
525 u32 fuse15_31[0x11];
526};
527
Stefano Babicfb87a1e2010-01-20 18:19:51 +0100528#endif /* __ASSEMBLER__*/
529
Liu Hui-R64343595f3e52011-01-03 22:27:35 +0000530#endif /* __ASM_ARCH_MX5_IMX_REGS_H__ */