wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * EMK Elektronik GmbH <www.emk-elektronik.de> |
| 4 | * Reinhard Meyer <r.meyer@emk-elektronik.de> |
| 5 | * |
| 6 | * Configuation settings for the TOP860 board. |
| 7 | * |
| 8 | * ----------------------------------------------------------------- |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | /* |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 28 | * TOP860 is a simple module: |
| 29 | * 16-bit wide FLASH on CS0 (2MB or more) |
| 30 | * 32-bit wide DRAM on CS2 (either 4MB or 16MB) |
| 31 | * FEC with Am79C874 100-Base-T and Fiber Optic |
| 32 | * Ports available, but we choose SMC1 for Console |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 33 | * 8k I2C EEPROM at address 0xae, 6k user available, 2k factory set |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 34 | * 32768Hz crystal PLL set for 49.152MHz Core and 24.576MHz Bus Clock |
| 35 | * |
| 36 | * This config has been copied from MBX.h / MBX860T.h |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 37 | */ |
| 38 | /* |
| 39 | * board/config.h - configuration options, board specific |
| 40 | */ |
| 41 | |
| 42 | #ifndef __CONFIG_H |
| 43 | #define __CONFIG_H |
| 44 | |
| 45 | /* |
| 46 | * High Level Configuration Options |
| 47 | * (easy to change) |
| 48 | */ |
| 49 | |
| 50 | /*----------------------------------------------------------------------- |
| 51 | * CPU and BOARD type |
| 52 | */ |
| 53 | #define CONFIG_MPC860 1 /* This is a MPC860 CPU */ |
| 54 | #define CONFIG_MPC860T 1 /* even better... an FEC! */ |
| 55 | #define CONFIG_TOP860 1 /* ...on a TOP860 module */ |
| 56 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 57 | #define CONFIG_IDENT_STRING " EMK TOP860" |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 58 | |
| 59 | /*----------------------------------------------------------------------- |
| 60 | * CLOCK settings |
| 61 | */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 62 | #define CONFIG_SYSCLK 49152000 |
| 63 | #define CFG_XTAL 32768 |
| 64 | #define CONFIG_EBDF 1 |
| 65 | #define CONFIG_COM 3 |
| 66 | #define CONFIG_RTC_MPC8xx |
| 67 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 68 | /*----------------------------------------------------------------------- |
| 69 | * Physical memory map as defined by EMK |
| 70 | */ |
| 71 | #define CFG_IMMR 0xFFF00000 /* Internal Memory Mapped Register */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 72 | #define CFG_FLASH_BASE 0x80000000 /* FLASH in final mapping */ |
| 73 | #define CFG_DRAM_BASE 0x00000000 /* DRAM in final mapping */ |
| 74 | #define CFG_FLASH_MAX 0x00400000 /* max FLASH to expect */ |
| 75 | #define CFG_DRAM_MAX 0x01000000 /* max DRAM to expect */ |
| 76 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 77 | /*----------------------------------------------------------------------- |
| 78 | * derived values |
| 79 | */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 80 | #define CFG_MF (CONFIG_SYSCLK/CFG_XTAL) |
| 81 | #define CFG_CPUCLOCK CONFIG_SYSCLK |
| 82 | #define CFG_BRGCLOCK CONFIG_SYSCLK |
| 83 | #define CFG_BUSCLOCK (CONFIG_SYSCLK >> CONFIG_EBDF) |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 84 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 85 | #define CONFIG_8xx_GCLK_FREQ CONFIG_SYSCLK |
| 86 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 87 | /*----------------------------------------------------------------------- |
| 88 | * FLASH organization |
| 89 | */ |
| 90 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 91 | #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
| 92 | |
| 93 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 94 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 95 | |
| 96 | #define CFG_FLASH_CFI |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 97 | |
| 98 | /*----------------------------------------------------------------------- |
| 99 | * Command interpreter |
| 100 | */ |
| 101 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
| 102 | #undef CONFIG_8xx_CONS_SMC2 |
| 103 | #define CONFIG_BAUDRATE 9600 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 104 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 105 | /* |
| 106 | * Allow partial commands to be matched to uniqueness. |
| 107 | */ |
| 108 | #define CFG_MATCH_PARTIAL_CMD |
| 109 | |
| 110 | /* |
| 111 | * List of available monitor commands. Use the system default list |
| 112 | * plus add some of the "non-standard" commands back in. |
| 113 | * See ./cmd_confdefs.h |
| 114 | */ |
| 115 | #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \ |
| 116 | CFG_CMD_ASKENV | \ |
| 117 | CFG_CMD_DHCP | \ |
| 118 | CFG_CMD_I2C | \ |
| 119 | CFG_CMD_EEPROM | \ |
| 120 | CFG_CMD_REGINFO | \ |
| 121 | CFG_CMD_IMMAP | \ |
| 122 | CFG_CMD_ELF | \ |
| 123 | CFG_CMD_DATE | \ |
| 124 | CFG_CMD_MII | \ |
| 125 | CFG_CMD_BEDBUG \ |
| 126 | ) |
| 127 | |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 128 | #define CONFIG_AUTOSCRIPT 1 |
| 129 | #define CFG_LOADS_BAUD_CHANGE 1 |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 130 | #undef CONFIG_LOADS_ECHO /* NO echo on for serial download */ |
| 131 | |
| 132 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 133 | #include <cmd_confdefs.h> |
| 134 | |
| 135 | #define CFG_LONGHELP /* undef to save memory */ |
| 136 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 137 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 138 | #undef CFG_HUSH_PARSER /* Hush parse for U-Boot */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 139 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 140 | #ifdef CFG_HUSH_PARSER |
| 141 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 142 | #endif |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 143 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 144 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 145 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 146 | #else |
| 147 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 148 | #endif |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 149 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 150 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 151 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 152 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 153 | |
| 154 | /*----------------------------------------------------------------------- |
| 155 | * Memory Test Command |
| 156 | */ |
| 157 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ |
| 158 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 159 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 160 | /*----------------------------------------------------------------------- |
| 161 | * Environment handler |
| 162 | * only the first 6k in EEPROM are available for user. Of that we use 256b |
| 163 | */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 164 | #define CONFIG_SOFT_I2C |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 165 | #define CFG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */ |
| 166 | #define CFG_ENV_OFFSET 0x1000 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 167 | #define CFG_ENV_SIZE 0x0700 |
| 168 | #define CFG_I2C_EEPROM_ADDR 0x57 |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 169 | #define CFG_FACT_OFFSET 0x1800 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 170 | #define CFG_FACT_SIZE 0x0800 |
| 171 | #define CFG_I2C_FACT_ADDR 0x57 |
| 172 | #define CFG_EEPROM_PAGE_WRITE_BITS 3 |
| 173 | #define CFG_I2C_EEPROM_ADDR_LEN 2 |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 174 | #define CFG_EEPROM_SIZE 0x2000 |
| 175 | #define CFG_I2C_SPEED 100000 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 176 | #define CFG_I2C_SLAVE 0xFE |
| 177 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 12 |
| 178 | #define CONFIG_ENV_OVERWRITE |
| 179 | #define CONFIG_MISC_INIT_R |
| 180 | |
| 181 | #if defined (CONFIG_SOFT_I2C) |
| 182 | #define SDA 0x00010 |
| 183 | #define SCL 0x00020 |
Wolfgang Denk | f57f70a | 2005-10-13 01:45:54 +0200 | [diff] [blame] | 184 | #define __I2C_DIR immr->im_cpm.cp_pbdir |
| 185 | #define __I2C_DAT immr->im_cpm.cp_pbdat |
| 186 | #define __I2C_PAR immr->im_cpm.cp_pbpar |
| 187 | #define __I2C_ODR immr->im_cpm.cp_pbodr |
| 188 | #define I2C_INIT { __I2C_PAR &= ~(SDA|SCL); \ |
| 189 | __I2C_ODR &= ~(SDA|SCL); \ |
| 190 | __I2C_DAT |= (SDA|SCL); \ |
| 191 | __I2C_DIR|=(SDA|SCL); } |
| 192 | #define I2C_READ ((__I2C_DAT & SDA) ? 1 : 0) |
| 193 | #define I2C_SDA(x) { if (x) __I2C_DAT |= SDA; else __I2C_DAT &= ~SDA; } |
| 194 | #define I2C_SCL(x) { if (x) __I2C_DAT |= SCL; else __I2C_DAT &= ~SCL; } |
| 195 | #define I2C_DELAY { udelay(5); } |
| 196 | #define I2C_ACTIVE { __I2C_DIR |= SDA; } |
| 197 | #define I2C_TRISTATE { __I2C_DIR &= ~SDA; } |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 198 | #endif |
| 199 | |
| 200 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
| 201 | |
| 202 | /*----------------------------------------------------------------------- |
| 203 | * defines we need to get FEC running |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 204 | */ |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 205 | #define CONFIG_NET_MULTI 1 /* the only way to get the FEC in */ |
| 206 | #define CONFIG_FEC_ENET 1 /* Ethernet only via FEC */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 207 | #define FEC_ENET 1 /* eth.c needs it that way... */ |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 208 | #define CFG_DISCOVER_PHY 1 |
| 209 | #define CONFIG_MII 1 |
| 210 | #define CONFIG_PHY_ADDR 31 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 211 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 212 | /*----------------------------------------------------------------------- |
| 213 | * adresses |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 214 | */ |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 215 | #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 216 | #define CFG_MONITOR_BASE TEXT_BASE |
| 217 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 218 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 219 | /*----------------------------------------------------------------------- |
| 220 | * Start addresses for the final memory configuration |
| 221 | * (Set up by the startup code) |
| 222 | * Please note that CFG_SDRAM_BASE _must_ start at 0 |
| 223 | */ |
| 224 | #define CFG_SDRAM_BASE 0x00000000 |
| 225 | #define CFG_FLASH_BASE 0x80000000 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 226 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 227 | /*----------------------------------------------------------------------- |
| 228 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 229 | */ |
| 230 | #define CFG_INIT_RAM_ADDR CFG_IMMR |
| 231 | #define CFG_INIT_RAM_END 0x2f00 /* End of used area in DPRAM */ |
| 232 | #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */ |
| 233 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 234 | #define CFG_INIT_VPD_SIZE 256 /* size in bytes reserved for vpd buffer */ |
| 235 | #define CFG_INIT_VPD_OFFSET (CFG_GBL_DATA_OFFSET - CFG_INIT_VPD_SIZE) |
| 236 | #define CFG_INIT_SP_OFFSET (CFG_INIT_VPD_OFFSET-8) |
| 237 | |
| 238 | /*----------------------------------------------------------------------- |
| 239 | * Cache Configuration |
| 240 | */ |
| 241 | #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
| 242 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 243 | #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
| 244 | #endif |
| 245 | |
| 246 | /* Interrupt level assignments. |
| 247 | */ |
| 248 | #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */ |
| 249 | |
| 250 | /* |
| 251 | * Internal Definitions |
| 252 | * |
| 253 | * Boot Flags |
| 254 | */ |
| 255 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 256 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 257 | |
| 258 | /*----------------------------------------------------------------------- |
| 259 | * Debug Enable Register |
| 260 | *----------------------------------------------------------------------- |
| 261 | * |
| 262 | */ |
| 263 | #define CFG_DER 0 /* used in start.S */ |
| 264 | |
| 265 | /*----------------------------------------------------------------------- |
| 266 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 267 | *----------------------------------------------------------------------- |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 268 | * set up PLPRCR (PLL, Low-Power, and Reset Control Register) |
| 269 | * 12 MF calculated Multiplication factor |
| 270 | * 4 0 0000 |
| 271 | * 1 SPLSS 0 System PLL lock status sticky |
| 272 | * 1 TEXPS 1 Timer expired status |
| 273 | * 1 0 0 |
| 274 | * 1 TMIST 0 Timers interrupt status |
| 275 | * 1 0 0 |
| 276 | * 1 CSRC 0 Clock source (0=DFNH, 1=DFNL) |
| 277 | * 2 LPM 00 Low-power modes |
| 278 | * 1 CSR 0 Checkstop reset enable |
| 279 | * 1 LOLRE 0 Loss-of-lock reset enable |
| 280 | * 1 FIOPD 0 Force I/O pull down |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 281 | * 5 0 00000 |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 282 | */ |
| 283 | #define CFG_PLPRCR (PLPRCR_TEXPS | ((CFG_MF-1)<<20)) |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 284 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 285 | /*----------------------------------------------------------------------- |
| 286 | * SYPCR - System Protection Control 11-9 |
| 287 | * SYPCR can only be written once after reset! |
| 288 | *----------------------------------------------------------------------- |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 289 | * set up SYPCR: |
| 290 | * 16 SWTC 0xffff Software watchdog timer count |
| 291 | * 8 BMT 0xff Bus monitor timing |
| 292 | * 1 BME 1 Bus monitor enable |
| 293 | * 3 0 000 |
| 294 | * 1 SWF 1 Software watchdog freeze |
| 295 | * 1 SWE 0/1 Software watchdog enable |
| 296 | * 1 SWRI 0/1 Software watchdog reset/interrupt select (1=HRESET) |
| 297 | * 1 SWP 0/1 Software watchdog prescale (1=/2048) |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 298 | */ |
| 299 | #if defined (CONFIG_WATCHDOG) |
| 300 | #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
| 301 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 302 | #else |
| 303 | #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF) |
| 304 | #endif |
| 305 | |
| 306 | /*----------------------------------------------------------------------- |
| 307 | * SIUMCR - SIU Module Configuration 11-6 |
| 308 | *----------------------------------------------------------------------- |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 309 | * set up SIUMCR |
| 310 | * 1 EARB 0 External arbitration |
| 311 | * 3 EARP 000 External arbitration request priority |
| 312 | * 4 0 0000 |
| 313 | * 1 DSHW 0 Data show cycles |
| 314 | * 2 DBGC 00 Debug pin configuration |
| 315 | * 2 DBPC 00 Debug port pins configuration |
| 316 | * 1 0 0 |
| 317 | * 1 FRC 0 FRZ pin configuration |
| 318 | * 1 DLK 0 Debug register lock |
| 319 | * 1 OPAR 0 Odd parity |
| 320 | * 1 PNCS 0 Parity enable for non memory controller regions |
| 321 | * 1 DPC 0 Data parity pins configuration |
| 322 | * 1 MPRE 0 Multiprocessor reservation enable |
| 323 | * 2 MLRC 11 Multi level reservation control (00=IRQ4, 01=3State, 10=KR/RETRY, 11=SPKROUT) |
| 324 | * 1 AEME 0 Async external master enable |
| 325 | * 1 SEME 0 Sync external master enable |
| 326 | * 1 BSC 0 Byte strobe configuration |
| 327 | * 1 GB5E 0 GPL_B5 enable |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 328 | * 1 B2DD 0 Bank 2 double drive |
| 329 | * 1 B3DD 0 Bank 3 double drive |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 330 | * 4 0 0000 |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 331 | */ |
| 332 | #define CFG_SIUMCR (SIUMCR_MLRC11) |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 333 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 334 | /*----------------------------------------------------------------------- |
| 335 | * TBSCR - Time Base Status and Control 11-26 |
| 336 | *----------------------------------------------------------------------- |
| 337 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 338 | */ |
| 339 | #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
| 340 | |
| 341 | /*----------------------------------------------------------------------- |
| 342 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 343 | *----------------------------------------------------------------------- |
| 344 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 345 | */ |
| 346 | #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) |
| 347 | |
| 348 | /*----------------------------------------------------------------------- |
| 349 | * SCCR - System Clock and reset Control Register 15-27 |
| 350 | *----------------------------------------------------------------------- |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 351 | * set up SCCR (System Clock and Reset Control Register) |
| 352 | * 1 0 0 |
| 353 | * 2 COM 11 Clock output module (00=full, 01=half, 11=off) |
| 354 | * 3 0 000 |
| 355 | * 1 TBS 1 Timebase source (0=OSCCLK, 1=GCLK2) |
| 356 | * 1 RTDIV 0 Real-time clock divide (0=/4, 1=/512) |
| 357 | * 1 RTSEL 0 Real-time clock select (0=OSCM, 1=EXTCLK) |
| 358 | * 1 CRQEN 0 CPM request enable |
| 359 | * 1 PRQEN 0 Power management request enable |
| 360 | * 2 0 00 |
| 361 | * 2 EBDF xx External bus division factor |
| 362 | * 2 0 00 |
| 363 | * 2 DFSYNC 00 Division factor for SYNCLK |
| 364 | * 2 DFBRG 00 Division factor for BRGCLK |
| 365 | * 3 DFNL 000 Division factor low frequency |
| 366 | * 3 DFNH 000 Division factor high frequency |
| 367 | * 5 0 00000 |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 368 | */ |
| 369 | #define SCCR_MASK 0 |
wdenk | 42dfe7a | 2004-03-14 22:25:36 +0000 | [diff] [blame] | 370 | #ifdef CONFIG_EBDF |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 371 | #define CFG_SCCR (SCCR_COM11 | SCCR_TBS | SCCR_EBDF01) |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 372 | #else |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 373 | #define CFG_SCCR (SCCR_COM11 | SCCR_TBS) |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 374 | #endif |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 375 | |
| 376 | /*----------------------------------------------------------------------- |
| 377 | * Chip Select 0 - FLASH |
| 378 | *----------------------------------------------------------------------- |
| 379 | * Preliminary Values |
| 380 | */ |
| 381 | /* FLASH timing: CSNT=1 ACS=10 BIH=1 SCY=4 SETA=0 TLRX=1 EHTR=1 */ |
| 382 | #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_4_CLK | OR_TRLX | OR_EHTR) |
| 383 | #define CFG_OR0_PRELIM (-CFG_FLASH_MAX | CFG_OR_TIMING_FLASH) |
| 384 | #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_PS_16 | BR_V ) |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 385 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 386 | /*----------------------------------------------------------------------- |
| 387 | * misc |
| 388 | *----------------------------------------------------------------------- |
| 389 | * |
| 390 | */ |
| 391 | /* |
| 392 | * Set the autoboot delay in seconds. A delay of -1 disables autoboot |
| 393 | */ |
| 394 | #define CONFIG_BOOTDELAY 5 |
| 395 | |
| 396 | /* |
| 397 | * Pass the clock frequency to the Linux kernel in units of MHz |
| 398 | */ |
| 399 | #define CONFIG_CLOCKS_IN_MHZ |
| 400 | |
| 401 | #define CONFIG_PREBOOT \ |
| 402 | "echo;echo" |
| 403 | |
| 404 | #undef CONFIG_BOOTARGS |
| 405 | #define CONFIG_BOOTCOMMAND \ |
| 406 | "bootp;" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 407 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 408 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 409 | "bootm" |
| 410 | |
| 411 | /* |
| 412 | * BOOTP options |
| 413 | */ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 414 | #undef CONFIG_BOOTP_MASK |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 415 | #define CONFIG_BOOTP_MASK ( CONFIG_BOOTP_DEFAULT | \ |
| 416 | CONFIG_BOOTP_BOOTFILESIZE \ |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 417 | ) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 418 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 419 | |
| 420 | /* |
| 421 | * Set default IP stuff just to get bootstrap entries into the |
| 422 | * environment so that we can autoscript the full default environment. |
| 423 | */ |
| 424 | #define CONFIG_ETHADDR 9a:52:63:15:85:25 |
| 425 | #define CONFIG_SERVERIP 10.0.4.200 |
| 426 | #define CONFIG_IPADDR 10.0.4.111 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 427 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 428 | /*----------------------------------------------------------------------- |
| 429 | * Defaults for Autoscript |
| 430 | */ |
| 431 | #define CFG_LOAD_ADDR 0x00100000 /* default load address */ |
| 432 | #define CFG_TFTP_LOADADDR 0x00100000 |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 433 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 434 | /* |
| 435 | * For booting Linux, the board info and command line data |
| 436 | * have to be in the first 8 MB of memory, since this is |
| 437 | * the maximum mapped by the Linux kernel during initialization. |
| 438 | */ |
| 439 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 440 | |
wdenk | 945af8d | 2003-07-16 21:53:01 +0000 | [diff] [blame] | 441 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 442 | #endif /* __CONFIG_H */ |