blob: 852d94a410ac8a45de3b0a8daaf110fa0de9559d [file] [log] [blame]
stroesed4629c82003-05-23 11:30:39 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
stroesed4629c82003-05-23 11:30:39 +000038#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
wdenkc837dcb2004-01-20 23:12:12 +000039#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40#define CONFIG_CPCI405AB 1 /* ...and special AB version */
stroesed4629c82003-05-23 11:30:39 +000041
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
stroesed4629c82003-05-23 11:30:39 +000043
stroesea20b27a2004-12-16 18:05:42 +000044#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroesed4629c82003-05-23 11:30:39 +000045
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
stroesed4629c82003-05-23 11:30:39 +000049#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000050#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
stroesed4629c82003-05-23 11:30:39 +000053
wdenkc837dcb2004-01-20 23:12:12 +000054#undef CONFIG_LOADS_ECHO /* echo on for serial download */
stroesed4629c82003-05-23 11:30:39 +000055#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
56
57#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
stroesed4629c82003-05-23 11:30:39 +000060
61#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
62
wdenkc837dcb2004-01-20 23:12:12 +000063#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
stroesefe389a82003-08-28 14:17:32 +000064 CONFIG_BOOTP_DNS | \
65 CONFIG_BOOTP_DNS2 | \
66 CONFIG_BOOTP_SEND_HOSTNAME )
stroesed4629c82003-05-23 11:30:39 +000067
68#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
69 CFG_CMD_DHCP | \
70 CFG_CMD_PCI | \
71 CFG_CMD_IRQ | \
72 CFG_CMD_IDE | \
stroesea20b27a2004-12-16 18:05:42 +000073 CFG_CMD_FAT | \
stroesed4629c82003-05-23 11:30:39 +000074 CFG_CMD_ELF | \
75 CFG_CMD_DATE | \
76 CFG_CMD_JFFS2 | \
77 CFG_CMD_I2C | \
78 CFG_CMD_MII | \
stroesea0e135b2003-06-24 14:30:28 +000079 CFG_CMD_PING | \
wdenkc837dcb2004-01-20 23:12:12 +000080 CFG_CMD_EEPROM )
stroesed4629c82003-05-23 11:30:39 +000081
82#define CONFIG_MAC_PARTITION
83#define CONFIG_DOS_PARTITION
84
stroesea20b27a2004-12-16 18:05:42 +000085#define CONFIG_SUPPORT_VFAT
86
stroesed4629c82003-05-23 11:30:39 +000087/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
88#include <cmd_confdefs.h>
89
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010090#define CFG_NAND_LEGACY
91
92
wdenkc837dcb2004-01-20 23:12:12 +000093#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesed4629c82003-05-23 11:30:39 +000094
wdenkc837dcb2004-01-20 23:12:12 +000095#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesed4629c82003-05-23 11:30:39 +000096
97/*
98 * Miscellaneous configurable options
99 */
100#define CFG_LONGHELP /* undef to save memory */
101#define CFG_PROMPT "=> " /* Monitor Command Prompt */
102
103#undef CFG_HUSH_PARSER /* use "hush" command parser */
104#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000105#define CFG_PROMPT_HUSH_PS2 "> "
stroesed4629c82003-05-23 11:30:39 +0000106#endif
107
108#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000109#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000110#else
wdenkc837dcb2004-01-20 23:12:12 +0000111#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000112#endif
113#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
114#define CFG_MAXARGS 16 /* max number of command args */
115#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
116
wdenkc837dcb2004-01-20 23:12:12 +0000117#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroesed4629c82003-05-23 11:30:39 +0000118
wdenkc837dcb2004-01-20 23:12:12 +0000119#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesed4629c82003-05-23 11:30:39 +0000120
121#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
122#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
123
wdenkc837dcb2004-01-20 23:12:12 +0000124#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
125#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
126#define CFG_BASE_BAUD 691200
stroesed4629c82003-05-23 11:30:39 +0000127
128/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000129#define CFG_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000130 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
131 57600, 115200, 230400, 460800, 921600 }
stroesed4629c82003-05-23 11:30:39 +0000132
133#define CFG_LOAD_ADDR 0x100000 /* default load address */
134#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
135
wdenkc837dcb2004-01-20 23:12:12 +0000136#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesed4629c82003-05-23 11:30:39 +0000137
138#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
139
wdenkc837dcb2004-01-20 23:12:12 +0000140#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroesed4629c82003-05-23 11:30:39 +0000141
wdenkc837dcb2004-01-20 23:12:12 +0000142#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000143
stroesed4629c82003-05-23 11:30:39 +0000144/*-----------------------------------------------------------------------
145 * PCI stuff
146 *-----------------------------------------------------------------------
147 */
wdenkc837dcb2004-01-20 23:12:12 +0000148#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
149#define PCI_HOST_FORCE 1 /* configure as pci host */
150#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesed4629c82003-05-23 11:30:39 +0000151
wdenkc837dcb2004-01-20 23:12:12 +0000152#define CONFIG_PCI /* include pci support */
153#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
154#define CONFIG_PCI_PNP /* do pci plug-and-play */
155 /* resource configuration */
stroesed4629c82003-05-23 11:30:39 +0000156
wdenkc837dcb2004-01-20 23:12:12 +0000157#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesed4629c82003-05-23 11:30:39 +0000158
stroesea20b27a2004-12-16 18:05:42 +0000159#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
160
wdenkc837dcb2004-01-20 23:12:12 +0000161#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
stroesed4629c82003-05-23 11:30:39 +0000162
wdenkc837dcb2004-01-20 23:12:12 +0000163#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
164#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
165#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
166#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
Stefan Roese2076d0a2006-01-18 20:03:15 +0100167#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
168#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
wdenkc837dcb2004-01-20 23:12:12 +0000169#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
170#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
171#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
172#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesed4629c82003-05-23 11:30:39 +0000173
174/*-----------------------------------------------------------------------
175 * IDE/ATA stuff
176 *-----------------------------------------------------------------------
177 */
wdenkc837dcb2004-01-20 23:12:12 +0000178#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
179#undef CONFIG_IDE_LED /* no led for ide supported */
stroesed4629c82003-05-23 11:30:39 +0000180#define CONFIG_IDE_RESET 1 /* reset for ide supported */
181
wdenkc837dcb2004-01-20 23:12:12 +0000182#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
183#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroesed4629c82003-05-23 11:30:39 +0000184
wdenkc837dcb2004-01-20 23:12:12 +0000185#define CFG_ATA_BASE_ADDR 0xF0100000
186#define CFG_ATA_IDE0_OFFSET 0x0000
stroesed4629c82003-05-23 11:30:39 +0000187
188#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000189#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroesed4629c82003-05-23 11:30:39 +0000190#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
191
192/*-----------------------------------------------------------------------
193 * Start addresses for the final memory configuration
194 * (Set up by the startup code)
195 * Please note that CFG_SDRAM_BASE _must_ start at 0
196 */
197#define CFG_SDRAM_BASE 0x00000000
198#define CFG_FLASH_BASE 0xFFFC0000
199#define CFG_MONITOR_BASE CFG_FLASH_BASE
200#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
stroese53cf9432003-06-05 15:39:44 +0000201#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesed4629c82003-05-23 11:30:39 +0000202
203/*
204 * For booting Linux, the board info and command line data
205 * have to be in the first 8 MB of memory, since this is
206 * the maximum mapped by the Linux kernel during initialization.
207 */
208#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
209/*-----------------------------------------------------------------------
210 * FLASH organization
211 */
212#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
213#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
214
215#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
216#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
217
wdenkc837dcb2004-01-20 23:12:12 +0000218#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
219#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
220#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesed4629c82003-05-23 11:30:39 +0000221/*
222 * The following defines are added for buggy IOP480 byte interface.
223 * All other boards should use the standard values (CPCI405 etc.)
224 */
wdenkc837dcb2004-01-20 23:12:12 +0000225#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
226#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
227#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroesed4629c82003-05-23 11:30:39 +0000228
wdenkc837dcb2004-01-20 23:12:12 +0000229#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesed4629c82003-05-23 11:30:39 +0000230
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200231/*
232 * JFFS2 partitions
233 */
234/* No command line, one static partition */
235#undef CONFIG_JFFS2_CMDLINE
236#define CONFIG_JFFS2_DEV "nor0"
237#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
238#define CONFIG_JFFS2_PART_OFFSET 0x00000000
239
240/* mtdparts command line support */
241
242/* Use first bank for JFFS2, second bank contains U-Boot.
243 *
244 * Note: fake mtd_id's used, no linux mtd map file.
245 */
246/*
247#define CONFIG_JFFS2_CMDLINE
248#define MTDIDS_DEFAULT "nor0=cpci405ab-0"
249#define MTDPARTS_DEFAULT "mtdparts=cpci405ab-0:-(jffs2)"
250*/
stroesed4629c82003-05-23 11:30:39 +0000251
stroesed4629c82003-05-23 11:30:39 +0000252/*-----------------------------------------------------------------------
stroese2853d292003-09-12 08:53:54 +0000253 * I2C EEPROM (CAT24WC32) for environment
stroesed4629c82003-05-23 11:30:39 +0000254 */
255#define CONFIG_HARD_I2C /* I2c with hardware support */
stroesea20b27a2004-12-16 18:05:42 +0000256#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
stroesed4629c82003-05-23 11:30:39 +0000257#define CFG_I2C_SLAVE 0x7F
258
stroese2853d292003-09-12 08:53:54 +0000259#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
wdenkc837dcb2004-01-20 23:12:12 +0000260#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
261/* mask of address bits that overflow into the "EEPROM chip address" */
stroese2853d292003-09-12 08:53:54 +0000262#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
stroesea20b27a2004-12-16 18:05:42 +0000263#define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
stroese2853d292003-09-12 08:53:54 +0000264#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
265 /* 32 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000266 /* last 5 bits of the address */
stroesed4629c82003-05-23 11:30:39 +0000267#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
268#define CFG_EEPROM_PAGE_WRITE_ENABLE
269
stroese2853d292003-09-12 08:53:54 +0000270/* Use EEPROM for environment variables */
271
wdenkc837dcb2004-01-20 23:12:12 +0000272#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
273#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
274#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
stroese2853d292003-09-12 08:53:54 +0000275 /* total size of a CAT24WC32 is 4096 bytes */
276
277#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
278#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
stroesea20b27a2004-12-16 18:05:42 +0000279#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
stroese2853d292003-09-12 08:53:54 +0000280
stroesed4629c82003-05-23 11:30:39 +0000281/*-----------------------------------------------------------------------
282 * Cache Configuration
283 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200284#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkc837dcb2004-01-20 23:12:12 +0000285 /* have only 8kB, 16kB is save here */
stroesed4629c82003-05-23 11:30:39 +0000286#define CFG_CACHELINE_SIZE 32 /* ... */
287#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
288#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
289#endif
290
291/*
292 * Init Memory Controller:
293 *
294 * BR0/1 and OR0/1 (FLASH)
295 */
296
297#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
298#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
299
300/*-----------------------------------------------------------------------
301 * External Bus Controller (EBC) Setup
302 */
303
wdenkc837dcb2004-01-20 23:12:12 +0000304/* Memory Bank 0 (Flash Bank 0) initialization */
305#define CFG_EBC_PB0AP 0x92015480
306#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000307
wdenkc837dcb2004-01-20 23:12:12 +0000308/* Memory Bank 1 (Flash Bank 1) initialization */
309#define CFG_EBC_PB1AP 0x92015480
310#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000311
wdenkc837dcb2004-01-20 23:12:12 +0000312/* Memory Bank 2 (CAN0, 1) initialization */
313#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
314#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
315#define CFG_LED_ADDR 0xF0000380
stroesed4629c82003-05-23 11:30:39 +0000316
wdenkc837dcb2004-01-20 23:12:12 +0000317/* Memory Bank 3 (CompactFlash IDE) initialization */
318#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
319#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000320
wdenkc837dcb2004-01-20 23:12:12 +0000321/* Memory Bank 4 (NVRAM/RTC) initialization */
322/*#define CFG_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
323#define CFG_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
324#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000325
wdenkc837dcb2004-01-20 23:12:12 +0000326/* Memory Bank 5 (optional Quart) initialization */
327#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
328#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000329
wdenkc837dcb2004-01-20 23:12:12 +0000330/* Memory Bank 6 (FPGA internal) initialization */
331#define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
332#define CFG_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
333#define CFG_FPGA_BASE_ADDR 0xF0400000
stroesed4629c82003-05-23 11:30:39 +0000334
335/*-----------------------------------------------------------------------
336 * FPGA stuff
337 */
338/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000339#define CFG_FPGA_MODE 0x00
340#define CFG_FPGA_STATUS 0x02
341#define CFG_FPGA_TS 0x04
342#define CFG_FPGA_TS_LOW 0x06
343#define CFG_FPGA_TS_CAP0 0x10
344#define CFG_FPGA_TS_CAP0_LOW 0x12
345#define CFG_FPGA_TS_CAP1 0x14
346#define CFG_FPGA_TS_CAP1_LOW 0x16
347#define CFG_FPGA_TS_CAP2 0x18
348#define CFG_FPGA_TS_CAP2_LOW 0x1a
349#define CFG_FPGA_TS_CAP3 0x1c
350#define CFG_FPGA_TS_CAP3_LOW 0x1e
stroesed4629c82003-05-23 11:30:39 +0000351
352/* FPGA Mode Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000353#define CFG_FPGA_MODE_CF_RESET 0x0001
stroesed4629c82003-05-23 11:30:39 +0000354#define CFG_FPGA_MODE_DUART_RESET 0x0002
355#define CFG_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
stroesea20b27a2004-12-16 18:05:42 +0000356#define CFG_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
357#define CFG_FPGA_MODE_SIM_OK_DIR 0x0200
358#define CFG_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
359#define CFG_FPGA_MODE_1WIRE 0x1000
360#define CFG_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
361#define CFG_FPGA_MODE_TESTRIG_FAIL 0x4000
stroesed4629c82003-05-23 11:30:39 +0000362
363/* FPGA Status Reg */
stroesea20b27a2004-12-16 18:05:42 +0000364#define CFG_FPGA_STATUS_DIP0 0x0001
365#define CFG_FPGA_STATUS_DIP1 0x0002
366#define CFG_FPGA_STATUS_DIP2 0x0004
367#define CFG_FPGA_STATUS_FLASH 0x0008
368#define CFG_FPGA_STATUS_1WIRE 0x1000
369#define CFG_FPGA_STATUS_SIM_OK 0x2000
stroesed4629c82003-05-23 11:30:39 +0000370
wdenkc837dcb2004-01-20 23:12:12 +0000371#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
372#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
stroesed4629c82003-05-23 11:30:39 +0000373
374/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000375#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
376#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
377#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
378#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
379#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesed4629c82003-05-23 11:30:39 +0000380
381/*-----------------------------------------------------------------------
382 * Definitions for initial stack pointer and data area (in data cache)
383 */
wdenkc837dcb2004-01-20 23:12:12 +0000384#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
stroesed4629c82003-05-23 11:30:39 +0000385
wdenkc837dcb2004-01-20 23:12:12 +0000386#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
387#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
stroesed4629c82003-05-23 11:30:39 +0000388#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
389#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000390#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroesed4629c82003-05-23 11:30:39 +0000391
392
393/*
394 * Internal Definitions
395 *
396 * Boot Flags
397 */
398#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
399#define BOOTFLAG_WARM 0x02 /* Software reboot */
400
401#endif /* __CONFIG_H */