blob: 517b3b7e4c91841170dc4505de31c001c3e07306 [file] [log] [blame]
Heiko Schocher258c37b2008-08-21 20:44:49 +02001/*
2 * (C) Copyright 2008
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * (C) Copyright 2003-2005
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
35#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_MUCMC52 1 /* MUCMC52 board */
38
39#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
40
41#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
42#define BOOTFLAG_WARM 0x02 /* Software reboot */
43
44#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
45#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
46# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
47#endif
48
49#define CONFIG_BOARD_EARLY_INIT_R
50
51#define CONFIG_LAST_STAGE_INIT
52
53#define CONFIG_HIGH_BATS 1 /* High BATs supported */
54/*
55 * Serial console configuration
56 */
57#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
58#define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
59#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
60
61/* Partitions */
62#define CONFIG_DOS_PARTITION
63
64/*
65 * Command line configuration.
66 */
67#include <config_cmd_default.h>
68
69#define CONFIG_CMD_DATE
70#define CONFIG_CMD_DISPLAY
71#define CONFIG_CMD_DHCP
72#define CONFIG_CMD_EEPROM
73#define CONFIG_CMD_FAT
74#define CONFIG_CMD_I2C
75#define CONFIG_CMD_DTT
76#define CONFIG_CMD_IDE
77#define CONFIG_CMD_MII
78#define CONFIG_CMD_NFS
79#define CONFIG_CMD_PCI
80#define CONFIG_CMD_PING
81#define CONFIG_CMD_SNTP
82
83#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
84
85#if (TEXT_BASE == 0xFFF00000) /* Boot low */
86# define CFG_LOWBOOT 1
87#endif
88
89/*
90 * Autobooting
91 */
92#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
93
94#define CONFIG_PREBOOT "echo;" \
95 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
96 "echo"
97
98#undef CONFIG_BOOTARGS
99
100#define CONFIG_EXTRA_ENV_SETTINGS \
101 "netdev=eth0\0" \
102 "nfsargs=setenv bootargs root=/dev/nfs rw " \
103 "nfsroot=${serverip}:${rootpath}\0" \
104 "ramargs=setenv bootargs root=/dev/ram rw\0" \
105 "addip=setenv bootargs ${bootargs} " \
106 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
107 ":${hostname}:${netdev}:off panic=1\0" \
108 "flash_nfs=run nfsargs addip;" \
109 "bootm ${kernel_addr}\0" \
110 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
111 "rootpath=/opt/eldk/ppc_82xx\0" \
112 ""
113
114#define CONFIG_BOOTCOMMAND "run net_nfs"
115
116#define CONFIG_MISC_INIT_R 1
117
118/*
119 * IPB Bus clocking configuration.
120 */
121#undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
122
123/*
124 * I2C configuration
125 */
126#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
127#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
128
129#define CFG_I2C_SPEED 100000 /* 100 kHz */
130#define CFG_I2C_SLAVE 0x7F
131
132/*
133 * EEPROM configuration
134 */
135#define CFG_I2C_EEPROM_ADDR 0x58
136#define CFG_I2C_EEPROM_ADDR_LEN 1
137#define CFG_EEPROM_PAGE_WRITE_BITS 4
138#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
Heiko Schocher258c37b2008-08-21 20:44:49 +0200139
140/*
141 * RTC configuration
142 */
143#define CONFIG_RTC_PCF8563
144#define CFG_I2C_RTC_ADDR 0x51
145
146/* I2C SYSMON (LM75) */
147#define CONFIG_DTT_LM81 1 /* ON Semi's LM75 */
148#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
149#define CFG_DTT_MAX_TEMP 70
150#define CFG_DTT_LOW_TEMP -30
151#define CFG_DTT_HYSTERESIS 3
152
153/*
154 * Flash configuration
155 */
156#define CFG_FLASH_BASE 0xFF800000
157
158#define CFG_FLASH_SIZE 0x00800000 /* 8 MByte */
159#define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
160
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200161#define CONFIG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
Heiko Schocher258c37b2008-08-21 20:44:49 +0200162#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
163 (= chip selects) */
164#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
165#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
166
167#define CONFIG_FLASH_CFI_DRIVER
168#define CFG_FLASH_CFI
169#define CFG_FLASH_EMPTY_INFO
170#define CFG_FLASH_CFI_AMD_RESET
171
172/*
173 * Environment settings
174 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200175#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200176#define CONFIG_ENV_SIZE 0x4000
177#define CONFIG_ENV_SECT_SIZE 0x20000
178#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
179#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Heiko Schocher258c37b2008-08-21 20:44:49 +0200180
181/*
182 * Memory map
183 */
184#define CFG_MBAR 0xF0000000
185#define CFG_SDRAM_BASE 0x00000000
186#define CFG_DEFAULT_MBAR 0x80000000
187#define CFG_DISPLAY_BASE 0x80600000
188#define CFG_STATUS1_BASE 0x80600200
189#define CFG_STATUS2_BASE 0x80600300
190#define CFG_PMI_UNI_BASE 0x80800000
191#define CFG_PMI_BROAD_BASE 0x80810000
192
193/* Settings for XLB = 132 MHz */
194#define SDRAM_DDR 1
195#define SDRAM_MODE 0x018D0000
196#define SDRAM_EMODE 0x40090000
197#define SDRAM_CONTROL 0x714f0f00
198#define SDRAM_CONFIG1 0x73722930
199#define SDRAM_CONFIG2 0x47770000
200#define SDRAM_TAPDELAY 0x10000000
201
202/* Use ON-Chip SRAM until RAM will be available */
203#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
204#ifdef CONFIG_POST
205/* preserve space for the post_word at end of on-chip SRAM */
206#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
207#else
208#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
209#endif
210
211#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
212#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
213#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
214
215#define CFG_MONITOR_BASE TEXT_BASE
216#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
217# define CFG_RAMBOOT 1
218#endif
219
220#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
221#define CFG_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
222#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
223
224/*
225 * Ethernet configuration
226 */
227#define CONFIG_MPC5xxx_FEC 1
228#define CONFIG_PHY_ADDR 0x00
229#define CONFIG_MII 1 /* MII PHY management */
230
231/*
232 * GPIO configuration
233 */
234#define CFG_GPS_PORT_CONFIG 0x8D550644
235
236/*use Hardware WDT */
237#define CONFIG_HW_WATCHDOG
238
239/*
240 * Miscellaneous configurable options
241 */
242#define CFG_LONGHELP /* undef to save memory */
243#define CFG_PROMPT "=> " /* Monitor Command Prompt */
244#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
245#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
246#else
247#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
248#endif
249#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
250#define CFG_MAXARGS 16 /* max number of command args */
251#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
252
253/* Enable an alternate, more extensive memory test */
254#define CFG_ALT_MEMTEST
255
256#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
257#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
258
259#define CFG_LOAD_ADDR 0x100000 /* default load address */
260
261#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
262
263/*
264 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
265 * which is normally part of the default commands (CFV_CMD_DFL)
266 */
267#define CONFIG_LOOPW
268
269/*
270 * Various low-level settings
271 */
272#if defined(CONFIG_MPC5200)
273#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
274#define CFG_HID0_FINAL HID0_ICE
275#else
276#define CFG_HID0_INIT 0
277#define CFG_HID0_FINAL 0
278#endif
279
280#define CFG_BOOTCS_START CFG_FLASH_BASE
281#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
282#define CFG_BOOTCS_CFG 0x0004FB00
283#define CFG_CS0_START CFG_FLASH_BASE
284#define CFG_CS0_SIZE CFG_FLASH_SIZE
285
286/* 8Mbit SRAM @0x80100000 */
287#define CFG_CS1_START 0x80100000
288#define CFG_CS1_SIZE 0x00100000
289#define CFG_CS1_CFG 0x00019B00
290
291/* FRAM 32Kbyte @0x80700000 */
292#define CFG_CS2_START 0x80700000
293#define CFG_CS2_SIZE 0x00008000
294#define CFG_CS2_CFG 0x00019800
295
296/* Display H1, Status Inputs, EPLD @0x80600000 */
297#define CFG_CS3_START 0x80600000
298#define CFG_CS3_SIZE 0x00100000
299#define CFG_CS3_CFG 0x00019800
300
301/* PMI Unicast 32Kbyte @0x80800000 */
302#define CFG_CS6_START CFG_PMI_UNI_BASE
303#define CFG_CS6_SIZE 0x00008000
304#define CFG_CS6_CFG 0xFFFFF930
305
306/* PMI Broadcast 32Kbyte @0x80810000 */
307#define CFG_CS7_START CFG_PMI_BROAD_BASE
308#define CFG_CS7_SIZE 0x00008000
309#define CFG_CS7_CFG 0xFF00F930
310
311#define CFG_CS_BURST 0x00000000
312#define CFG_CS_DEADCYCLE 0x33333333
313
314/*-----------------------------------------------------------------------
315 * IDE/ATA stuff Supports IDE harddisk
316 *-----------------------------------------------------------------------
317 */
318
319#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
320
321#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
322#undef CONFIG_IDE_LED /* LED for ide not supported */
323
324#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
325#define CFG_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
326
327#define CONFIG_IDE_PREINIT 1
328
329#define CFG_ATA_IDE0_OFFSET 0x0000
330
331#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
332
333/* Offset for data I/O */
334#define CFG_ATA_DATA_OFFSET (0x0060)
335
336/* Offset for normal register accesses */
337#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
338
339/* Offset for alternate registers */
340#define CFG_ATA_ALT_OFFSET (0x005C)
341
342/* Interval between registers */
343#define CFG_ATA_STRIDE 4
344
345#define CONFIG_ATAPI 1
346
347/*
348 * PCI Mapping:
349 * 0x40000000 - 0x4fffffff - PCI Memory
350 * 0x50000000 - 0x50ffffff - PCI IO Space
351 */
352#define CONFIG_PCI 1
353#define CONFIG_PCI_PNP 1
354#define CONFIG_PCI_SCAN_SHOW 1
355#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
356
357#define CONFIG_PCI_MEM_BUS 0x40000000
358#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
359#define CONFIG_PCI_MEM_SIZE 0x10000000
360
361#define CONFIG_PCI_IO_BUS 0x50000000
362#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
363#define CONFIG_PCI_IO_SIZE 0x01000000
364
365#define CFG_ISA_IO CONFIG_PCI_IO_BUS
366
367/*---------------------------------------------------------------------*/
368/* Display addresses */
369/*---------------------------------------------------------------------*/
370
371#define CFG_DISP_CHR_RAM (CFG_DISPLAY_BASE + 0x38)
372#define CFG_DISP_CWORD (CFG_DISPLAY_BASE + 0x30)
373
374#endif /* __CONFIG_H */