blob: 9bee02517639eb1b22368d9406af3b896c76b2b4 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*------------------------------------------------------------------------
2 . smc91111.c
3 . This is a driver for SMSC's 91C111 single-chip Ethernet device.
4 .
5 . (C) Copyright 2002
6 . Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 . Rolf Offermanns <rof@sysgo.de>
8 .
9 . Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
10 . Developed by Simple Network Magic Corporation (SNMC)
11 . Copyright (C) 1996 by Erik Stahlman (ES)
12 .
13 . This program is free software; you can redistribute it and/or modify
14 . it under the terms of the GNU General Public License as published by
15 . the Free Software Foundation; either version 2 of the License, or
16 . (at your option) any later version.
17 .
18 . This program is distributed in the hope that it will be useful,
19 . but WITHOUT ANY WARRANTY; without even the implied warranty of
20 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 . GNU General Public License for more details.
22 .
23 . You should have received a copy of the GNU General Public License
24 . along with this program; if not, write to the Free Software
25 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
26 .
27 . Information contained in this file was obtained from the LAN91C111
28 . manual from SMC. To get a copy, if you really want one, you can find
29 . information under www.smsc.com.
30 .
31 .
32 . "Features" of the SMC chip:
33 . Integrated PHY/MAC for 10/100BaseT Operation
34 . Supports internal and external MII
35 . Integrated 8K packet memory
36 . EEPROM interface for configuration
37 .
38 . Arguments:
39 . io = for the base address
40 . irq = for the IRQ
41 .
42 . author:
43 . Erik Stahlman ( erik@vt.edu )
44 . Daris A Nevil ( dnevil@snmc.com )
45 .
46 .
47 . Hardware multicast code from Peter Cammaert ( pc@denkart.be )
48 .
49 . Sources:
50 . o SMSC LAN91C111 databook (www.smsc.com)
51 . o smc9194.c by Erik Stahlman
52 . o skeleton.c by Donald Becker ( becker@cesdis.gsfc.nasa.gov )
53 .
54 . History:
wdenk8bde7f72003-06-27 21:31:46 +000055 . 06/19/03 Richard Woodruff Made u-boot environment aware and added mac addr checks.
wdenkfe8c2802002-11-03 00:38:21 +000056 . 10/17/01 Marco Hasewinkel Modify for DNP/1110
57 . 07/25/01 Woojung Huh Modify for ADS Bitsy
58 . 04/25/01 Daris A Nevil Initial public release through SMSC
59 . 03/16/01 Daris A Nevil Modified smc9194.c for use with LAN91C111
60 ----------------------------------------------------------------------------*/
61
62#include <common.h>
63#include <command.h>
64#include "smc91111.h"
65#include <net.h>
66
67#ifdef CONFIG_DRIVER_SMC91111
68
69/* Use power-down feature of the chip */
70#define POWER_DOWN 0
71
72#define NO_AUTOPROBE
73
74static const char version[] =
75 "smc91111.c:v1.0 04/25/01 by Daris A Nevil (dnevil@snmc.com)\n";
76
77#define SMC_DEBUG 0
78
79/*------------------------------------------------------------------------
80 .
81 . Configuration options, for the experienced user to change.
82 .
83 -------------------------------------------------------------------------*/
84
85/*
86 . Wait time for memory to be free. This probably shouldn't be
87 . tuned that much, as waiting for this means nothing else happens
88 . in the system
89*/
90#define MEMORY_WAIT_TIME 16
91
92
93#if (SMC_DEBUG > 2 )
94#define PRINTK3(args...) printf(args)
95#else
96#define PRINTK3(args...)
97#endif
98
99#if SMC_DEBUG > 1
100#define PRINTK2(args...) printf(args)
101#else
102#define PRINTK2(args...)
103#endif
104
105#ifdef SMC_DEBUG
106#define PRINTK(args...) printf(args)
107#else
108#define PRINTK(args...)
109#endif
110
111
112/*------------------------------------------------------------------------
113 .
114 . The internal workings of the driver. If you are changing anything
115 . here with the SMC stuff, you should have the datasheet and know
116 . what you are doing.
117 .
118 -------------------------------------------------------------------------*/
119#define CARDNAME "LAN91C111"
120
121/* Memory sizing constant */
122#define LAN91C111_MEMORY_MULTIPLIER (1024*2)
123
124#ifndef CONFIG_SMC91111_BASE
125#define CONFIG_SMC91111_BASE 0x20000300
126#endif
127
128#define SMC_BASE_ADDRESS CONFIG_SMC91111_BASE
129
130#define SMC_DEV_NAME "SMC91111"
131#define SMC_PHY_ADDR 0x0000
132#define SMC_ALLOC_MAX_TRY 5
133#define SMC_TX_TIMEOUT 30
134
135#define SMC_PHY_CLOCK_DELAY 1000
136
137#define ETH_ZLEN 60
138
139#ifdef CONFIG_SMC_USE_32_BIT
140#define USE_32_BIT 1
141#else
142#undef USE_32_BIT
143#endif
144/*-----------------------------------------------------------------
145 .
146 . The driver can be entered at any of the following entry points.
147 .
148 .------------------------------------------------------------------ */
149
150extern int eth_init(bd_t *bd);
151extern void eth_halt(void);
152extern int eth_rx(void);
153extern int eth_send(volatile void *packet, int length);
154
155
wdenkfe8c2802002-11-03 00:38:21 +0000156/*
157 . This is called by register_netdev(). It is responsible for
158 . checking the portlist for the SMC9000 series chipset. If it finds
159 . one, then it will initialize the device, find the hardware information,
160 . and sets up the appropriate device parameters.
161 . NOTE: Interrupts are *OFF* when this procedure is called.
162 .
163 . NB:This shouldn't be static since it is referred to externally.
164*/
165int smc_init(void);
166
167/*
168 . This is called by unregister_netdev(). It is responsible for
169 . cleaning up before the driver is finally unregistered and discarded.
170*/
171void smc_destructor(void);
172
173/*
174 . The kernel calls this function when someone wants to use the device,
175 . typically 'ifconfig ethX up'.
176*/
wdenk0b97ab12003-06-19 23:58:30 +0000177static int smc_open(bd_t *bd);
wdenkfe8c2802002-11-03 00:38:21 +0000178
179
180/*
181 . This is called by the kernel in response to 'ifconfig ethX down'. It
182 . is responsible for cleaning up everything that the open routine
183 . does, and maybe putting the card into a powerdown state.
184*/
185static int smc_close(void);
186
187/*
188 . Configures the PHY through the MII Management interface
189*/
190#ifndef CONFIG_SMC91111_EXT_PHY
191static void smc_phy_configure(void);
192#endif /* !CONFIG_SMC91111_EXT_PHY */
193
194/*
195 . This is a separate procedure to handle the receipt of a packet, to
196 . leave the interrupt code looking slightly cleaner
197*/
198static int smc_rcv(void);
199
wdenk0b97ab12003-06-19 23:58:30 +0000200/* See if a MAC address is defined in the current environment. If so use it. If not
wdenk8bde7f72003-06-27 21:31:46 +0000201 . print a warning and set the environment and other globals with the default.
wdenk0b97ab12003-06-19 23:58:30 +0000202 . If an EEPROM is present it really should be consulted.
203*/
204int smc_get_ethaddr(bd_t *bd);
205int get_rom_mac(char *v_rom_mac);
wdenkfe8c2802002-11-03 00:38:21 +0000206
207/*
208 ------------------------------------------------------------
209 .
210 . Internal routines
211 .
212 ------------------------------------------------------------
213*/
214
215static char smc_mac_addr[] = {0x02, 0x80, 0xad, 0x20, 0x31, 0xb8};
216
217/*
218 * This function must be called before smc_open() if you want to override
219 * the default mac address.
220 */
221
222void smc_set_mac_addr(const char *addr) {
223 int i;
224
225 for (i=0; i < sizeof(smc_mac_addr); i++){
226 smc_mac_addr[i] = addr[i];
227 }
228}
229
230/*
231 * smc_get_macaddr is no longer used. If you want to override the default
wdenk0b97ab12003-06-19 23:58:30 +0000232 * mac address, call smc_get_mac_addr as a part of the board initialization.
wdenkfe8c2802002-11-03 00:38:21 +0000233 */
234
235#if 0
236void smc_get_macaddr( byte *addr ) {
237 /* MAC ADDRESS AT FLASHBLOCK 1 / OFFSET 0x10 */
wdenk8bde7f72003-06-27 21:31:46 +0000238 unsigned char *dnp1110_mac = (unsigned char *) (0xE8000000 + 0x20010);
wdenkfe8c2802002-11-03 00:38:21 +0000239 int i;
240
241
wdenk8bde7f72003-06-27 21:31:46 +0000242 for (i=0; i<6; i++) {
243 addr[0] = *(dnp1110_mac+0);
244 addr[1] = *(dnp1110_mac+1);
245 addr[2] = *(dnp1110_mac+2);
246 addr[3] = *(dnp1110_mac+3);
247 addr[4] = *(dnp1110_mac+4);
248 addr[5] = *(dnp1110_mac+5);
249 }
wdenkfe8c2802002-11-03 00:38:21 +0000250}
251#endif /* 0 */
252
253/***********************************************
254 * Show available memory *
255 ***********************************************/
256void dump_memory_info(void)
257{
wdenk8bde7f72003-06-27 21:31:46 +0000258 word mem_info;
259 word old_bank;
wdenkfe8c2802002-11-03 00:38:21 +0000260
wdenk8bde7f72003-06-27 21:31:46 +0000261 old_bank = SMC_inw(BANK_SELECT)&0xF;
wdenkfe8c2802002-11-03 00:38:21 +0000262
wdenk8bde7f72003-06-27 21:31:46 +0000263 SMC_SELECT_BANK(0);
264 mem_info = SMC_inw( MIR_REG );
265 PRINTK2("Memory: %4d available\n", (mem_info >> 8)*2048);
wdenkfe8c2802002-11-03 00:38:21 +0000266
wdenk8bde7f72003-06-27 21:31:46 +0000267 SMC_SELECT_BANK(old_bank);
wdenkfe8c2802002-11-03 00:38:21 +0000268}
269/*
270 . A rather simple routine to print out a packet for debugging purposes.
271*/
272#if SMC_DEBUG > 2
273static void print_packet( byte *, int );
274#endif
275
276#define tx_done(dev) 1
277
278
wdenkfe8c2802002-11-03 00:38:21 +0000279/* this does a soft reset on the device */
280static void smc_reset( void );
281
282/* Enable Interrupts, Receive, and Transmit */
283static void smc_enable( void );
284
285/* this puts the device in an inactive state */
286static void smc_shutdown( void );
287
288/* Routines to Read and Write the PHY Registers across the
289 MII Management Interface
290*/
291
292#ifndef CONFIG_SMC91111_EXT_PHY
293static word smc_read_phy_register(byte phyreg);
294static void smc_write_phy_register(byte phyreg, word phydata);
295#endif /* !CONFIG_SMC91111_EXT_PHY */
296
297
298static int poll4int( byte mask, int timeout ) {
299 int tmo = get_timer(0) + timeout * CFG_HZ;
300 int is_timeout = 0;
301 word old_bank = SMC_inw(BSR_REG);
302
303 PRINTK2("Polling...\n");
304 SMC_SELECT_BANK(2);
305 while((SMC_inw(SMC91111_INT_REG) & mask) == 0)
306 {
wdenk8bde7f72003-06-27 21:31:46 +0000307 if (get_timer(0) >= tmo) {
wdenkfe8c2802002-11-03 00:38:21 +0000308 is_timeout = 1;
wdenk8bde7f72003-06-27 21:31:46 +0000309 break;
wdenkfe8c2802002-11-03 00:38:21 +0000310 }
311 }
312
313 /* restore old bank selection */
314 SMC_SELECT_BANK(old_bank);
315
316 if (is_timeout)
317 return 1;
318 else
319 return 0;
320}
321
wdenk487778b2003-06-06 11:20:01 +0000322/* Only one release command at a time, please */
323static inline void smc_wait_mmu_release_complete(void)
324{
325 int count = 0;
326 /* assume bank 2 selected */
327 while ( SMC_inw(MMU_CMD_REG) & MC_BUSY ) {
wdenk8bde7f72003-06-27 21:31:46 +0000328 udelay(1); /* Wait until not busy */
wdenk487778b2003-06-06 11:20:01 +0000329 if( ++count > 200) break;
330 }
331}
332
wdenkfe8c2802002-11-03 00:38:21 +0000333/*
334 . Function: smc_reset( void )
335 . Purpose:
336 . This sets the SMC91111 chip to its normal state, hopefully from whatever
337 . mess that any other DOS driver has put it in.
338 .
339 . Maybe I should reset more registers to defaults in here? SOFTRST should
340 . do that for me.
341 .
342 . Method:
343 . 1. send a SOFT RESET
344 . 2. wait for it to finish
345 . 3. enable autorelease mode
346 . 4. reset the memory management unit
347 . 5. clear all interrupts
348 .
349*/
350static void smc_reset( void )
351{
352 PRINTK2("%s:smc_reset\n", SMC_DEV_NAME);
353
354 /* This resets the registers mostly to defaults, but doesn't
355 affect EEPROM. That seems unnecessary */
356 SMC_SELECT_BANK( 0 );
357 SMC_outw( RCR_SOFTRST, RCR_REG );
358
359 /* Setup the Configuration Register */
360 /* This is necessary because the CONFIG_REG is not affected */
361 /* by a soft reset */
362
363 SMC_SELECT_BANK( 1 );
364#if defined(CONFIG_SMC91111_EXT_PHY)
365 SMC_outw( CONFIG_DEFAULT | CONFIG_EXT_PHY, CONFIG_REG);
366#else
367 SMC_outw( CONFIG_DEFAULT, CONFIG_REG);
368#endif
369
370
371 /* Release from possible power-down state */
372 /* Configuration register is not affected by Soft Reset */
373 SMC_outw( SMC_inw( CONFIG_REG ) | CONFIG_EPH_POWER_EN, CONFIG_REG );
374
375 SMC_SELECT_BANK( 0 );
376
377 /* this should pause enough for the chip to be happy */
378 udelay(10);
379
380 /* Disable transmit and receive functionality */
381 SMC_outw( RCR_CLEAR, RCR_REG );
382 SMC_outw( TCR_CLEAR, TCR_REG );
383
384 /* set the control register */
385 SMC_SELECT_BANK( 1 );
386 SMC_outw( CTL_DEFAULT, CTL_REG );
387
388 /* Reset the MMU */
389 SMC_SELECT_BANK( 2 );
wdenk487778b2003-06-06 11:20:01 +0000390 smc_wait_mmu_release_complete();
wdenkfe8c2802002-11-03 00:38:21 +0000391 SMC_outw( MC_RESET, MMU_CMD_REG );
392 while ( SMC_inw( MMU_CMD_REG ) & MC_BUSY )
393 udelay(1); /* Wait until not busy */
394
395 /* Note: It doesn't seem that waiting for the MMU busy is needed here,
396 but this is a place where future chipsets _COULD_ break. Be wary
wdenk8bde7f72003-06-27 21:31:46 +0000397 of issuing another MMU command right after this */
wdenkfe8c2802002-11-03 00:38:21 +0000398
399 /* Disable all interrupts */
400 SMC_outb( 0, IM_REG );
401}
402
403/*
404 . Function: smc_enable
405 . Purpose: let the chip talk to the outside work
406 . Method:
407 . 1. Enable the transmitter
408 . 2. Enable the receiver
409 . 3. Enable interrupts
410*/
411static void smc_enable()
412{
413 PRINTK2("%s:smc_enable\n", SMC_DEV_NAME);
414 SMC_SELECT_BANK( 0 );
415 /* see the header file for options in TCR/RCR DEFAULT*/
416 SMC_outw( TCR_DEFAULT, TCR_REG );
417 SMC_outw( RCR_DEFAULT, RCR_REG );
418
419 /* clear MII_DIS */
420/* smc_write_phy_register(PHY_CNTL_REG, 0x0000); */
421}
422
423/*
424 . Function: smc_shutdown
425 . Purpose: closes down the SMC91xxx chip.
426 . Method:
427 . 1. zero the interrupt mask
428 . 2. clear the enable receive flag
429 . 3. clear the enable xmit flags
430 .
431 . TODO:
432 . (1) maybe utilize power down mode.
433 . Why not yet? Because while the chip will go into power down mode,
434 . the manual says that it will wake up in response to any I/O requests
435 . in the register space. Empirical results do not show this working.
436*/
437static void smc_shutdown()
438{
439 PRINTK2(CARDNAME ":smc_shutdown\n");
440
441 /* no more interrupts for me */
442 SMC_SELECT_BANK( 2 );
443 SMC_outb( 0, IM_REG );
444
445 /* and tell the card to stay away from that nasty outside world */
446 SMC_SELECT_BANK( 0 );
447 SMC_outb( RCR_CLEAR, RCR_REG );
448 SMC_outb( TCR_CLEAR, TCR_REG );
449}
450
451
452/*
453 . Function: smc_hardware_send_packet(struct net_device * )
454 . Purpose:
455 . This sends the actual packet to the SMC9xxx chip.
456 .
457 . Algorithm:
458 . First, see if a saved_skb is available.
459 . ( this should NOT be called if there is no 'saved_skb'
460 . Now, find the packet number that the chip allocated
461 . Point the data pointers at it in memory
462 . Set the length word in the chip's memory
463 . Dump the packet to chip memory
464 . Check if a last byte is needed ( odd length packet )
465 . if so, set the control flag right
466 . Tell the card to send it
467 . Enable the transmit interrupt, so I know if it failed
468 . Free the kernel data if I actually sent it.
469*/
470static int smc_send_packet(volatile void *packet, int packet_length)
471{
472 byte packet_no;
473 unsigned long ioaddr;
474 byte * buf;
475 int length;
476 int numPages;
477 int try = 0;
478 int time_out;
479 byte status;
480
481
482 PRINTK3("%s:smc_hardware_send_packet\n", SMC_DEV_NAME);
483
484 length = ETH_ZLEN < packet_length ? packet_length : ETH_ZLEN;
485
486 /* allocate memory
487 ** The MMU wants the number of pages to be the number of 256 bytes
488 ** 'pages', minus 1 ( since a packet can't ever have 0 pages :) )
489 **
490 ** The 91C111 ignores the size bits, but the code is left intact
491 ** for backwards and future compatibility.
492 **
493 ** Pkt size for allocating is data length +6 (for additional status
494 ** words, length and ctl!)
495 **
496 ** If odd size then last byte is included in this header.
497 */
498 numPages = ((length & 0xfffe) + 6);
499 numPages >>= 8; /* Divide by 256 */
500
501 if (numPages > 7 ) {
502 printf("%s: Far too big packet error. \n", SMC_DEV_NAME);
503 return 0;
504 }
505
506 /* now, try to allocate the memory */
507 SMC_SELECT_BANK( 2 );
508 SMC_outw( MC_ALLOC | numPages, MMU_CMD_REG );
509
wdenkdc7c9a12003-03-26 06:55:25 +0000510 /* FIXME: the ALLOC_INT bit never gets set *
511 * so the following will always give a *
512 * memory allocation error. *
513 * same code works in armboot though *
514 * -ro
515 */
516
wdenkfe8c2802002-11-03 00:38:21 +0000517again:
518 try++;
519 time_out = MEMORY_WAIT_TIME;
520 do {
521 status = SMC_inb( SMC91111_INT_REG );
522 if ( status & IM_ALLOC_INT ) {
523 /* acknowledge the interrupt */
524 SMC_outb( IM_ALLOC_INT, SMC91111_INT_REG );
wdenk8bde7f72003-06-27 21:31:46 +0000525 break;
wdenkfe8c2802002-11-03 00:38:21 +0000526 }
wdenk8bde7f72003-06-27 21:31:46 +0000527 } while ( -- time_out );
wdenkfe8c2802002-11-03 00:38:21 +0000528
wdenk8bde7f72003-06-27 21:31:46 +0000529 if ( !time_out ) {
wdenkfe8c2802002-11-03 00:38:21 +0000530 PRINTK2("%s: memory allocation, try %d failed ...\n",
531 SMC_DEV_NAME, try);
532 if (try < SMC_ALLOC_MAX_TRY)
533 goto again;
534 else
535 return 0;
536 }
537
538 PRINTK2("%s: memory allocation, try %d succeeded ...\n",
539 SMC_DEV_NAME,
540 try);
541
542 /* I can send the packet now.. */
543
544 ioaddr = SMC_BASE_ADDRESS;
545
546 buf = (byte *)packet;
547
548 /* If I get here, I _know_ there is a packet slot waiting for me */
549 packet_no = SMC_inb( AR_REG );
550 if ( packet_no & AR_FAILED ) {
551 /* or isn't there? BAD CHIP! */
552 printf("%s: Memory allocation failed. \n",
553 SMC_DEV_NAME);
554 return 0;
555 }
556
557 /* we have a packet address, so tell the card to use it */
558 SMC_outb( packet_no, PN_REG );
559
560 /* point to the beginning of the packet */
561 SMC_outw( PTR_AUTOINC , PTR_REG );
562
wdenk8bde7f72003-06-27 21:31:46 +0000563 PRINTK3("%s: Trying to xmit packet of length %x\n",
wdenkfe8c2802002-11-03 00:38:21 +0000564 SMC_DEV_NAME, length);
565
566#if SMC_DEBUG > 2
567 printf("Transmitting Packet\n");
568 print_packet( buf, length );
569#endif
570
571 /* send the packet length ( +6 for status, length and ctl byte )
wdenk8bde7f72003-06-27 21:31:46 +0000572 and the status word ( set to zeros ) */
wdenkfe8c2802002-11-03 00:38:21 +0000573#ifdef USE_32_BIT
574 SMC_outl( (length +6 ) << 16 , SMC91111_DATA_REG );
575#else
576 SMC_outw( 0, SMC91111_DATA_REG );
577 /* send the packet length ( +6 for status words, length, and ctl*/
578 SMC_outw( (length+6), SMC91111_DATA_REG );
579#endif
580
581 /* send the actual data
582 . I _think_ it's faster to send the longs first, and then
583 . mop up by sending the last word. It depends heavily
wdenk8bde7f72003-06-27 21:31:46 +0000584 . on alignment, at least on the 486. Maybe it would be
585 . a good idea to check which is optimal? But that could take
wdenkfe8c2802002-11-03 00:38:21 +0000586 . almost as much time as is saved?
587 */
588#ifdef USE_32_BIT
589 SMC_outsl(SMC91111_DATA_REG, buf, length >> 2 );
590 if ( length & 0x2 )
591 SMC_outw(*((word *)(buf + (length & 0xFFFFFFFC))), SMC91111_DATA_REG);
592#else
593 SMC_outsw(SMC91111_DATA_REG , buf, (length ) >> 1);
594#endif /* USE_32_BIT */
595
596 /* Send the last byte, if there is one. */
597 if ( (length & 1) == 0 ) {
598 SMC_outw( 0, SMC91111_DATA_REG );
599 } else {
600 SMC_outw( buf[length -1 ] | 0x2000, SMC91111_DATA_REG );
601 }
602
603 /* and let the chipset deal with it */
604 SMC_outw( MC_ENQUEUE , MMU_CMD_REG );
605
606 /* poll for TX INT */
607 if (poll4int(IM_TX_INT, SMC_TX_TIMEOUT)) {
608 /* sending failed */
609 PRINTK2("%s: TX timeout, sending failed...\n",
610 SMC_DEV_NAME);
611
612 /* release packet */
wdenk8bde7f72003-06-27 21:31:46 +0000613 SMC_outw(MC_FREEPKT, MMU_CMD_REG);
wdenkfe8c2802002-11-03 00:38:21 +0000614
wdenk8bde7f72003-06-27 21:31:46 +0000615 /* wait for MMU getting ready (low) */
616 while (SMC_inw(MMU_CMD_REG) & MC_BUSY)
617 {
618 udelay(10);
619 }
wdenkfe8c2802002-11-03 00:38:21 +0000620
wdenk8bde7f72003-06-27 21:31:46 +0000621 PRINTK2("MMU ready\n");
wdenkfe8c2802002-11-03 00:38:21 +0000622
623
624 return 0;
625 } else {
626 /* ack. int */
627 SMC_outw(IM_TX_INT, SMC91111_INT_REG);
628 PRINTK2("%s: Sent packet of length %d \n", SMC_DEV_NAME, length);
629
630 /* release packet */
wdenk8bde7f72003-06-27 21:31:46 +0000631 SMC_outw(MC_FREEPKT, MMU_CMD_REG);
wdenkfe8c2802002-11-03 00:38:21 +0000632
wdenk8bde7f72003-06-27 21:31:46 +0000633 /* wait for MMU getting ready (low) */
634 while (SMC_inw(MMU_CMD_REG) & MC_BUSY)
635 {
636 udelay(10);
637 }
wdenkfe8c2802002-11-03 00:38:21 +0000638
wdenk8bde7f72003-06-27 21:31:46 +0000639 PRINTK2("MMU ready\n");
wdenkfe8c2802002-11-03 00:38:21 +0000640
641
642 }
643
644 return length;
645}
646
647/*-------------------------------------------------------------------------
648 |
649 | smc_destructor( struct net_device * dev )
650 | Input parameters:
651 | dev, pointer to the device structure
652 |
653 | Output:
654 | None.
655 |
656 ---------------------------------------------------------------------------
657*/
658void smc_destructor()
659{
660 PRINTK2(CARDNAME ":smc_destructor\n");
661}
662
663
664/*
665 * Open and Initialize the board
666 *
667 * Set up everything, reset the card, etc ..
668 *
669 */
wdenk0b97ab12003-06-19 23:58:30 +0000670static int smc_open(bd_t *bd)
wdenkfe8c2802002-11-03 00:38:21 +0000671{
wdenk0b97ab12003-06-19 23:58:30 +0000672 int i, err;
wdenkfe8c2802002-11-03 00:38:21 +0000673
674 PRINTK2("%s:smc_open\n", SMC_DEV_NAME);
675
676 /* reset the hardware */
wdenkfe8c2802002-11-03 00:38:21 +0000677 smc_reset();
678 smc_enable();
679
680 /* Configure the PHY */
681#ifndef CONFIG_SMC91111_EXT_PHY
682 smc_phy_configure();
683#endif
684
wdenkfe8c2802002-11-03 00:38:21 +0000685 /* conservative setting (10Mbps, HalfDuplex, no AutoNeg.) */
686/* SMC_SELECT_BANK(0); */
687/* SMC_outw(0, RPC_REG); */
wdenk487778b2003-06-06 11:20:01 +0000688 SMC_SELECT_BANK(1);
wdenk8bde7f72003-06-27 21:31:46 +0000689
wdenk0b97ab12003-06-19 23:58:30 +0000690 err = smc_get_ethaddr(bd); /* set smc_mac_addr, and sync it with u-boot globals */
wdenk8bde7f72003-06-27 21:31:46 +0000691 if(err < 0){
692 memset(bd->bi_enetaddr, 0, 6); /* hack to make error stick! upper code will abort if not set*/
693 return(-1); /* upper code ignores this, but NOT bi_enetaddr */
wdenk0b97ab12003-06-19 23:58:30 +0000694 }
wdenk487778b2003-06-06 11:20:01 +0000695
wdenkfe8c2802002-11-03 00:38:21 +0000696#ifdef USE_32_BIT
697 for ( i = 0; i < 6; i += 2 ) {
698 word address;
699
700 address = smc_mac_addr[ i + 1 ] << 8 ;
701 address |= smc_mac_addr[ i ];
702 SMC_outw( address, ADDR0_REG + i );
703 }
704#else
705 for ( i = 0; i < 6; i ++ )
706 SMC_outb( smc_mac_addr[i], ADDR0_REG + i );
707#endif
708
709 return 0;
710}
711
712#if 0 /* dead code? -- wd */
713#ifdef USE_32_BIT
714void
715insl32(r,b,l)
716{
717 int __i ;
718 dword *__b2;
719
720 __b2 = (dword *) b;
721 for (__i = 0; __i < l; __i++) {
722 *(__b2 + __i) = *(dword *)(r+0x10000300);
723 }
724}
725#endif
726#endif
727
728/*-------------------------------------------------------------
729 .
730 . smc_rcv - receive a packet from the card
731 .
732 . There is ( at least ) a packet waiting to be read from
733 . chip-memory.
734 .
735 . o Read the status
736 . o If an error, record it
737 . o otherwise, read in the packet
738 --------------------------------------------------------------
739*/
740static int smc_rcv()
741{
742 int packet_number;
743 word status;
744 word packet_length;
745 int is_error = 0;
746#ifdef USE_32_BIT
747 dword stat_len;
748#endif
749
750
751 SMC_SELECT_BANK(2);
752 packet_number = SMC_inw( RXFIFO_REG );
753
754 if ( packet_number & RXFIFO_REMPTY ) {
755
756 return 0;
757 }
758
759 PRINTK3("%s:smc_rcv\n", SMC_DEV_NAME);
760 /* start reading from the start of the packet */
761 SMC_outw( PTR_READ | PTR_RCV | PTR_AUTOINC, PTR_REG );
762
763 /* First two words are status and packet_length */
764#ifdef USE_32_BIT
765 stat_len = SMC_inl(SMC91111_DATA_REG);
766 status = stat_len & 0xffff;
767 packet_length = stat_len >> 16;
768#else
769 status = SMC_inw( SMC91111_DATA_REG );
770 packet_length = SMC_inw( SMC91111_DATA_REG );
771#endif
772
773 packet_length &= 0x07ff; /* mask off top bits */
774
775 PRINTK2("RCV: STATUS %4x LENGTH %4x\n", status, packet_length );
776
777 if ( !(status & RS_ERRORS ) ){
778 /* Adjust for having already read the first two words */
779 packet_length -= 4; /*4; */
780
781
wdenkfe8c2802002-11-03 00:38:21 +0000782 /* set odd length for bug in LAN91C111, */
783 /* which never sets RS_ODDFRAME */
784 /* TODO ? */
785
786
787#ifdef USE_32_BIT
788 PRINTK3(" Reading %d dwords (and %d bytes) \n",
789 packet_length >> 2, packet_length & 3 );
790 /* QUESTION: Like in the TX routine, do I want
791 to send the DWORDs or the bytes first, or some
792 mixture. A mixture might improve already slow PIO
793 performance */
794 SMC_insl( SMC91111_DATA_REG , NetRxPackets[0], packet_length >> 2 );
795 /* read the left over bytes */
796 if (packet_length & 3) {
797 int i;
798
wdenk699b13a2002-11-03 18:03:52 +0000799 byte *tail = (byte *)(NetRxPackets[0] + (packet_length & ~3));
wdenkfe8c2802002-11-03 00:38:21 +0000800 dword leftover = SMC_inl(SMC91111_DATA_REG);
801 for (i=0; i<(packet_length & 3); i++)
802 *tail++ = (byte) (leftover >> (8*i)) & 0xff;
803 }
804#else
805 PRINTK3(" Reading %d words and %d byte(s) \n",
806 (packet_length >> 1 ), packet_length & 1 );
807 SMC_insw(SMC91111_DATA_REG , NetRxPackets[0], packet_length >> 1);
808
809#endif /* USE_32_BIT */
810
811#if SMC_DEBUG > 2
812 printf("Receiving Packet\n");
813 print_packet( NetRxPackets[0], packet_length );
814#endif
815 } else {
816 /* error ... */
817 /* TODO ? */
818 is_error = 1;
819 }
820
821 while ( SMC_inw( MMU_CMD_REG ) & MC_BUSY )
822 udelay(1); /* Wait until not busy */
823
824 /* error or good, tell the card to get rid of this packet */
825 SMC_outw( MC_RELEASE, MMU_CMD_REG );
826
827 while ( SMC_inw( MMU_CMD_REG ) & MC_BUSY )
828 udelay(1); /* Wait until not busy */
829
830 if (!is_error) {
831 /* Pass the packet up to the protocol layers. */
832 NetReceive(NetRxPackets[0], packet_length);
833 return packet_length;
834 } else {
835 return 0;
836 }
837
838}
839
840
wdenkfe8c2802002-11-03 00:38:21 +0000841/*----------------------------------------------------
842 . smc_close
843 .
844 . this makes the board clean up everything that it can
845 . and not talk to the outside world. Caused by
846 . an 'ifconfig ethX down'
847 .
848 -----------------------------------------------------*/
849static int smc_close()
850{
851 PRINTK2("%s:smc_close\n", SMC_DEV_NAME);
852
853 /* clear everything */
854 smc_shutdown();
855
856 return 0;
857}
858
859
860#if 0
861/*------------------------------------------------------------
862 . Modify a bit in the LAN91C111 register set
863 .-------------------------------------------------------------*/
864static word smc_modify_regbit(int bank, int ioaddr, int reg,
865 unsigned int bit, int val)
866{
867 word regval;
868
869 SMC_SELECT_BANK( bank );
870
871 regval = SMC_inw( reg );
872 if (val)
873 regval |= bit;
874 else
875 regval &= ~bit;
876
877 SMC_outw( regval, 0 );
878 return(regval);
879}
880
881
882/*------------------------------------------------------------
883 . Retrieve a bit in the LAN91C111 register set
884 .-------------------------------------------------------------*/
885static int smc_get_regbit(int bank, int ioaddr, int reg, unsigned int bit)
886{
887 SMC_SELECT_BANK( bank );
888 if ( SMC_inw( reg ) & bit)
889 return(1);
890 else
891 return(0);
892}
893
894
895/*------------------------------------------------------------
896 . Modify a LAN91C111 register (word access only)
897 .-------------------------------------------------------------*/
898static void smc_modify_reg(int bank, int ioaddr, int reg, word val)
899{
900 SMC_SELECT_BANK( bank );
901 SMC_outw( val, reg );
902}
903
904
905/*------------------------------------------------------------
906 . Retrieve a LAN91C111 register (word access only)
907 .-------------------------------------------------------------*/
908static int smc_get_reg(int bank, int ioaddr, int reg)
909{
910 SMC_SELECT_BANK( bank );
911 return(SMC_inw( reg ));
912}
913
914#endif /* 0 */
915
916/*---PHY CONTROL AND CONFIGURATION----------------------------------------- */
917
918#if (SMC_DEBUG > 2 )
919
920/*------------------------------------------------------------
921 . Debugging function for viewing MII Management serial bitstream
922 .-------------------------------------------------------------*/
923static void smc_dump_mii_stream(byte* bits, int size)
924{
925 int i;
926
927 printf("BIT#:");
928 for (i = 0; i < size; ++i)
929 {
930 printf("%d", i%10);
931 }
932
933 printf("\nMDOE:");
934 for (i = 0; i < size; ++i)
935 {
936 if (bits[i] & MII_MDOE)
937 printf("1");
938 else
939 printf("0");
940 }
941
942 printf("\nMDO :");
943 for (i = 0; i < size; ++i)
944 {
945 if (bits[i] & MII_MDO)
946 printf("1");
947 else
948 printf("0");
949 }
950
951 printf("\nMDI :");
952 for (i = 0; i < size; ++i)
953 {
954 if (bits[i] & MII_MDI)
955 printf("1");
956 else
957 printf("0");
958 }
959
960 printf("\n");
961}
962#endif
963
964/*------------------------------------------------------------
965 . Reads a register from the MII Management serial interface
966 .-------------------------------------------------------------*/
967#ifndef CONFIG_SMC91111_EXT_PHY
968static word smc_read_phy_register(byte phyreg)
969{
970 int oldBank;
971 int i;
972 byte mask;
973 word mii_reg;
974 byte bits[64];
975 int clk_idx = 0;
976 int input_idx;
977 word phydata;
978 byte phyaddr = SMC_PHY_ADDR;
979
980 /* 32 consecutive ones on MDO to establish sync */
981 for (i = 0; i < 32; ++i)
982 bits[clk_idx++] = MII_MDOE | MII_MDO;
983
984 /* Start code <01> */
985 bits[clk_idx++] = MII_MDOE;
986 bits[clk_idx++] = MII_MDOE | MII_MDO;
987
988 /* Read command <10> */
989 bits[clk_idx++] = MII_MDOE | MII_MDO;
990 bits[clk_idx++] = MII_MDOE;
991
992 /* Output the PHY address, msb first */
993 mask = (byte)0x10;
994 for (i = 0; i < 5; ++i)
995 {
996 if (phyaddr & mask)
997 bits[clk_idx++] = MII_MDOE | MII_MDO;
998 else
999 bits[clk_idx++] = MII_MDOE;
1000
1001 /* Shift to next lowest bit */
1002 mask >>= 1;
1003 }
1004
1005 /* Output the phy register number, msb first */
1006 mask = (byte)0x10;
1007 for (i = 0; i < 5; ++i)
1008 {
1009 if (phyreg & mask)
1010 bits[clk_idx++] = MII_MDOE | MII_MDO;
1011 else
1012 bits[clk_idx++] = MII_MDOE;
1013
1014 /* Shift to next lowest bit */
1015 mask >>= 1;
1016 }
1017
1018 /* Tristate and turnaround (2 bit times) */
1019 bits[clk_idx++] = 0;
1020 /*bits[clk_idx++] = 0; */
1021
1022 /* Input starts at this bit time */
1023 input_idx = clk_idx;
1024
1025 /* Will input 16 bits */
1026 for (i = 0; i < 16; ++i)
1027 bits[clk_idx++] = 0;
1028
1029 /* Final clock bit */
1030 bits[clk_idx++] = 0;
1031
1032 /* Save the current bank */
1033 oldBank = SMC_inw( BANK_SELECT );
1034
1035 /* Select bank 3 */
1036 SMC_SELECT_BANK( 3 );
1037
1038 /* Get the current MII register value */
1039 mii_reg = SMC_inw( MII_REG );
1040
1041 /* Turn off all MII Interface bits */
1042 mii_reg &= ~(MII_MDOE|MII_MCLK|MII_MDI|MII_MDO);
1043
1044 /* Clock all 64 cycles */
1045 for (i = 0; i < sizeof bits; ++i)
1046 {
1047 /* Clock Low - output data */
1048 SMC_outw( mii_reg | bits[i], MII_REG );
1049 udelay(SMC_PHY_CLOCK_DELAY);
1050
1051
1052 /* Clock Hi - input data */
1053 SMC_outw( mii_reg | bits[i] | MII_MCLK, MII_REG );
1054 udelay(SMC_PHY_CLOCK_DELAY);
1055 bits[i] |= SMC_inw( MII_REG ) & MII_MDI;
1056 }
1057
1058 /* Return to idle state */
1059 /* Set clock to low, data to low, and output tristated */
1060 SMC_outw( mii_reg, MII_REG );
1061 udelay(SMC_PHY_CLOCK_DELAY);
1062
1063 /* Restore original bank select */
1064 SMC_SELECT_BANK( oldBank );
1065
1066 /* Recover input data */
1067 phydata = 0;
1068 for (i = 0; i < 16; ++i)
1069 {
1070 phydata <<= 1;
1071
1072 if (bits[input_idx++] & MII_MDI)
1073 phydata |= 0x0001;
1074 }
1075
1076#if (SMC_DEBUG > 2 )
1077 printf("smc_read_phy_register(): phyaddr=%x,phyreg=%x,phydata=%x\n",
1078 phyaddr, phyreg, phydata);
1079 smc_dump_mii_stream(bits, sizeof bits);
1080#endif
1081
1082 return(phydata);
1083}
1084
1085
1086/*------------------------------------------------------------
1087 . Writes a register to the MII Management serial interface
1088 .-------------------------------------------------------------*/
1089static void smc_write_phy_register(byte phyreg, word phydata)
1090{
1091 int oldBank;
1092 int i;
1093 word mask;
1094 word mii_reg;
1095 byte bits[65];
1096 int clk_idx = 0;
1097 byte phyaddr = SMC_PHY_ADDR;
1098
1099 /* 32 consecutive ones on MDO to establish sync */
1100 for (i = 0; i < 32; ++i)
1101 bits[clk_idx++] = MII_MDOE | MII_MDO;
1102
1103 /* Start code <01> */
1104 bits[clk_idx++] = MII_MDOE;
1105 bits[clk_idx++] = MII_MDOE | MII_MDO;
1106
1107 /* Write command <01> */
1108 bits[clk_idx++] = MII_MDOE;
1109 bits[clk_idx++] = MII_MDOE | MII_MDO;
1110
1111 /* Output the PHY address, msb first */
1112 mask = (byte)0x10;
1113 for (i = 0; i < 5; ++i)
1114 {
1115 if (phyaddr & mask)
1116 bits[clk_idx++] = MII_MDOE | MII_MDO;
1117 else
1118 bits[clk_idx++] = MII_MDOE;
1119
1120 /* Shift to next lowest bit */
1121 mask >>= 1;
1122 }
1123
1124 /* Output the phy register number, msb first */
1125 mask = (byte)0x10;
1126 for (i = 0; i < 5; ++i)
1127 {
1128 if (phyreg & mask)
1129 bits[clk_idx++] = MII_MDOE | MII_MDO;
1130 else
1131 bits[clk_idx++] = MII_MDOE;
1132
1133 /* Shift to next lowest bit */
1134 mask >>= 1;
1135 }
1136
1137 /* Tristate and turnaround (2 bit times) */
1138 bits[clk_idx++] = 0;
1139 bits[clk_idx++] = 0;
1140
1141 /* Write out 16 bits of data, msb first */
1142 mask = 0x8000;
1143 for (i = 0; i < 16; ++i)
1144 {
1145 if (phydata & mask)
1146 bits[clk_idx++] = MII_MDOE | MII_MDO;
1147 else
1148 bits[clk_idx++] = MII_MDOE;
1149
1150 /* Shift to next lowest bit */
1151 mask >>= 1;
1152 }
1153
1154 /* Final clock bit (tristate) */
1155 bits[clk_idx++] = 0;
1156
1157 /* Save the current bank */
1158 oldBank = SMC_inw( BANK_SELECT );
1159
1160 /* Select bank 3 */
1161 SMC_SELECT_BANK( 3 );
1162
1163 /* Get the current MII register value */
1164 mii_reg = SMC_inw( MII_REG );
1165
1166 /* Turn off all MII Interface bits */
1167 mii_reg &= ~(MII_MDOE|MII_MCLK|MII_MDI|MII_MDO);
1168
1169 /* Clock all cycles */
1170 for (i = 0; i < sizeof bits; ++i)
1171 {
1172 /* Clock Low - output data */
1173 SMC_outw( mii_reg | bits[i], MII_REG );
1174 udelay(SMC_PHY_CLOCK_DELAY);
1175
1176
1177 /* Clock Hi - input data */
1178 SMC_outw( mii_reg | bits[i] | MII_MCLK, MII_REG );
1179 udelay(SMC_PHY_CLOCK_DELAY);
1180 bits[i] |= SMC_inw( MII_REG ) & MII_MDI;
1181 }
1182
1183 /* Return to idle state */
1184 /* Set clock to low, data to low, and output tristated */
1185 SMC_outw( mii_reg, MII_REG );
1186 udelay(SMC_PHY_CLOCK_DELAY);
1187
1188 /* Restore original bank select */
1189 SMC_SELECT_BANK( oldBank );
1190
1191#if (SMC_DEBUG > 2 )
1192 printf("smc_write_phy_register(): phyaddr=%x,phyreg=%x,phydata=%x\n",
1193 phyaddr, phyreg, phydata);
1194 smc_dump_mii_stream(bits, sizeof bits);
1195#endif
1196}
1197#endif /* !CONFIG_SMC91111_EXT_PHY */
1198
1199
wdenkfe8c2802002-11-03 00:38:21 +00001200/*------------------------------------------------------------
1201 . Waits the specified number of milliseconds - kernel friendly
1202 .-------------------------------------------------------------*/
1203#ifndef CONFIG_SMC91111_EXT_PHY
1204static void smc_wait_ms(unsigned int ms)
1205{
1206 udelay(ms*1000);
1207}
1208#endif /* !CONFIG_SMC91111_EXT_PHY */
1209
1210
wdenkfe8c2802002-11-03 00:38:21 +00001211/*------------------------------------------------------------
1212 . Configures the specified PHY using Autonegotiation. Calls
1213 . smc_phy_fixed() if the user has requested a certain config.
1214 .-------------------------------------------------------------*/
1215#ifndef CONFIG_SMC91111_EXT_PHY
1216static void smc_phy_configure()
1217{
1218 int timeout;
1219 byte phyaddr;
1220 word my_phy_caps; /* My PHY capabilities */
1221 word my_ad_caps; /* My Advertised capabilities */
1222 word status = 0; /*;my status = 0 */
1223 int failed = 0;
1224
1225 PRINTK3("%s:smc_program_phy()\n", SMC_DEV_NAME);
1226
1227
wdenkfe8c2802002-11-03 00:38:21 +00001228 /* Get the detected phy address */
1229 phyaddr = SMC_PHY_ADDR;
1230
1231 /* Reset the PHY, setting all other bits to zero */
1232 smc_write_phy_register(PHY_CNTL_REG, PHY_CNTL_RST);
1233
1234 /* Wait for the reset to complete, or time out */
1235 timeout = 6; /* Wait up to 3 seconds */
1236 while (timeout--)
1237 {
1238 if (!(smc_read_phy_register(PHY_CNTL_REG)
1239 & PHY_CNTL_RST))
1240 {
1241 /* reset complete */
1242 break;
1243 }
1244
1245 smc_wait_ms(500); /* wait 500 millisecs */
1246 }
1247
1248 if (timeout < 1)
1249 {
1250 printf("%s:PHY reset timed out\n", SMC_DEV_NAME);
1251 goto smc_phy_configure_exit;
1252 }
1253
1254 /* Read PHY Register 18, Status Output */
1255 /* lp->lastPhy18 = smc_read_phy_register(PHY_INT_REG); */
1256
1257 /* Enable PHY Interrupts (for register 18) */
1258 /* Interrupts listed here are disabled */
1259 smc_write_phy_register(PHY_INT_REG, 0xffff);
1260
1261 /* Configure the Receive/Phy Control register */
1262 SMC_SELECT_BANK( 0 );
1263 SMC_outw( RPC_DEFAULT, RPC_REG );
1264
1265 /* Copy our capabilities from PHY_STAT_REG to PHY_AD_REG */
1266 my_phy_caps = smc_read_phy_register(PHY_STAT_REG);
1267 my_ad_caps = PHY_AD_CSMA; /* I am CSMA capable */
1268
1269 if (my_phy_caps & PHY_STAT_CAP_T4)
1270 my_ad_caps |= PHY_AD_T4;
1271
1272 if (my_phy_caps & PHY_STAT_CAP_TXF)
1273 my_ad_caps |= PHY_AD_TX_FDX;
1274
1275 if (my_phy_caps & PHY_STAT_CAP_TXH)
1276 my_ad_caps |= PHY_AD_TX_HDX;
1277
1278 if (my_phy_caps & PHY_STAT_CAP_TF)
1279 my_ad_caps |= PHY_AD_10_FDX;
1280
1281 if (my_phy_caps & PHY_STAT_CAP_TH)
1282 my_ad_caps |= PHY_AD_10_HDX;
1283
1284 /* Update our Auto-Neg Advertisement Register */
1285 smc_write_phy_register( PHY_AD_REG, my_ad_caps);
1286
1287 PRINTK2("%s:phy caps=%x\n", SMC_DEV_NAME, my_phy_caps);
1288 PRINTK2("%s:phy advertised caps=%x\n", SMC_DEV_NAME, my_ad_caps);
1289
1290 /* Restart auto-negotiation process in order to advertise my caps */
1291 smc_write_phy_register( PHY_CNTL_REG,
1292 PHY_CNTL_ANEG_EN | PHY_CNTL_ANEG_RST );
1293
1294 /* Wait for the auto-negotiation to complete. This may take from */
1295 /* 2 to 3 seconds. */
1296 /* Wait for the reset to complete, or time out */
1297 timeout = 20; /* Wait up to 10 seconds */
1298 while (timeout--)
1299 {
1300 status = smc_read_phy_register( PHY_STAT_REG);
1301 if (status & PHY_STAT_ANEG_ACK)
1302 {
1303 /* auto-negotiate complete */
1304 break;
1305 }
1306
1307 smc_wait_ms(500); /* wait 500 millisecs */
1308
1309 /* Restart auto-negotiation if remote fault */
1310 if (status & PHY_STAT_REM_FLT)
1311 {
1312 printf("%s:PHY remote fault detected\n", SMC_DEV_NAME);
1313
1314 /* Restart auto-negotiation */
1315 printf("%s:PHY restarting auto-negotiation\n",
1316 SMC_DEV_NAME);
1317 smc_write_phy_register( PHY_CNTL_REG,
1318 PHY_CNTL_ANEG_EN | PHY_CNTL_ANEG_RST |
1319 PHY_CNTL_SPEED | PHY_CNTL_DPLX);
1320 }
1321 }
1322
1323 if (timeout < 1)
1324 {
1325 printf("%s:PHY auto-negotiate timed out\n",
1326 SMC_DEV_NAME);
1327 printf("%s:PHY auto-negotiate timed out\n", SMC_DEV_NAME);
1328 failed = 1;
1329 }
1330
1331 /* Fail if we detected an auto-negotiate remote fault */
1332 if (status & PHY_STAT_REM_FLT)
1333 {
1334 printf( "%s:PHY remote fault detected\n", SMC_DEV_NAME);
1335 printf("%s:PHY remote fault detected\n", SMC_DEV_NAME);
1336 failed = 1;
1337 }
1338
1339 /* Re-Configure the Receive/Phy Control register */
1340 SMC_outw( RPC_DEFAULT, RPC_REG );
1341
1342 smc_phy_configure_exit:
1343
1344}
1345#endif /* !CONFIG_SMC91111_EXT_PHY */
1346
1347
1348#if SMC_DEBUG > 2
1349static void print_packet( byte * buf, int length )
1350{
1351#if 0
wdenk8bde7f72003-06-27 21:31:46 +00001352 int i;
1353 int remainder;
1354 int lines;
wdenkfe8c2802002-11-03 00:38:21 +00001355
wdenk8bde7f72003-06-27 21:31:46 +00001356 printf("Packet of length %d \n", length );
wdenkfe8c2802002-11-03 00:38:21 +00001357
1358#if SMC_DEBUG > 3
wdenk8bde7f72003-06-27 21:31:46 +00001359 lines = length / 16;
1360 remainder = length % 16;
wdenkfe8c2802002-11-03 00:38:21 +00001361
wdenk8bde7f72003-06-27 21:31:46 +00001362 for ( i = 0; i < lines ; i ++ ) {
1363 int cur;
wdenkfe8c2802002-11-03 00:38:21 +00001364
wdenk8bde7f72003-06-27 21:31:46 +00001365 for ( cur = 0; cur < 8; cur ++ ) {
1366 byte a, b;
wdenkfe8c2802002-11-03 00:38:21 +00001367
wdenk8bde7f72003-06-27 21:31:46 +00001368 a = *(buf ++ );
1369 b = *(buf ++ );
1370 printf("%02x%02x ", a, b );
1371 }
1372 printf("\n");
1373 }
1374 for ( i = 0; i < remainder/2 ; i++ ) {
1375 byte a, b;
wdenkfe8c2802002-11-03 00:38:21 +00001376
wdenk8bde7f72003-06-27 21:31:46 +00001377 a = *(buf ++ );
1378 b = *(buf ++ );
1379 printf("%02x%02x ", a, b );
1380 }
1381 printf("\n");
wdenkfe8c2802002-11-03 00:38:21 +00001382#endif
1383#endif
1384}
1385#endif
1386
1387int eth_init(bd_t *bd) {
wdenk0b97ab12003-06-19 23:58:30 +00001388 return (smc_open(bd));
wdenkfe8c2802002-11-03 00:38:21 +00001389}
1390
1391void eth_halt() {
1392 smc_close();
1393}
1394
1395int eth_rx() {
1396 return smc_rcv();
1397}
1398
1399int eth_send(volatile void *packet, int length) {
1400 return smc_send_packet(packet, length);
1401}
1402
wdenk0b97ab12003-06-19 23:58:30 +00001403int smc_get_ethaddr(bd_t *bd)
1404{
1405 int env_size, rom_valid, env_present = 0, reg;
1406 char *s = NULL, *e, *v_mac, es[] = "11:22:33:44:55:66";
wdenk8bde7f72003-06-27 21:31:46 +00001407 uchar s_env_mac[64], v_env_mac[6], v_rom_mac[6];
wdenk0b97ab12003-06-19 23:58:30 +00001408
wdenk8bde7f72003-06-27 21:31:46 +00001409 env_size = getenv_r ("ethaddr", s_env_mac, sizeof (s_env_mac));
wdenk0b97ab12003-06-19 23:58:30 +00001410 if ((env_size > 0) && (env_size < sizeof(es))) { /* exit if env is bad */
wdenk8bde7f72003-06-27 21:31:46 +00001411 printf("\n*** ERROR: ethaddr is not set properly!!\n");
1412 return(-1);
wdenk0b97ab12003-06-19 23:58:30 +00001413 }
wdenk8bde7f72003-06-27 21:31:46 +00001414
wdenk0b97ab12003-06-19 23:58:30 +00001415 if(env_size > 0){
wdenk8bde7f72003-06-27 21:31:46 +00001416 env_present = 1;
1417 s = s_env_mac;
wdenk0b97ab12003-06-19 23:58:30 +00001418 }
wdenk8bde7f72003-06-27 21:31:46 +00001419
wdenk0b97ab12003-06-19 23:58:30 +00001420 for (reg = 0; reg < 6; ++reg) { /* turn string into mac value */
wdenk8bde7f72003-06-27 21:31:46 +00001421 v_env_mac[reg] = s ? simple_strtoul (s, &e, 16) : 0;
1422 if (s)
1423 s = (*e) ? e + 1 : e;
wdenk0b97ab12003-06-19 23:58:30 +00001424 }
wdenk8bde7f72003-06-27 21:31:46 +00001425
1426 rom_valid = get_rom_mac(v_rom_mac); /* get ROM mac value if any */
1427
wdenk0b97ab12003-06-19 23:58:30 +00001428 if(!env_present){ /* if NO env */
wdenk8bde7f72003-06-27 21:31:46 +00001429 if(rom_valid){ /* but ROM is valid */
1430 v_mac = v_rom_mac;
1431 sprintf (s_env_mac, "%02X:%02X:%02X:%02X:%02X:%02X", v_mac[0],
1432 v_mac[1] ,v_mac[2], v_mac[3],v_mac[4], v_mac[5]) ;
1433 setenv ("ethaddr", s_env_mac);
1434 }else{ /* no env, bad ROM */
1435 printf("\n*** ERROR: ethaddr is NOT set !!\n");
1436 return(-1);
1437 }
wdenk0b97ab12003-06-19 23:58:30 +00001438 }else /* good env, don't care ROM */
1439 v_mac = v_env_mac; /* always use a good env over a ROM */
wdenk8bde7f72003-06-27 21:31:46 +00001440
wdenk0b97ab12003-06-19 23:58:30 +00001441 if(env_present && rom_valid) /* if both env and ROM are good */
wdenk8bde7f72003-06-27 21:31:46 +00001442 if(memcmp(v_env_mac, v_rom_mac, 6) != 0){
1443 printf("\n*** Warning: Environment and ROM MAC addresses don't match\n");
1444 printf("*** Using Environment MAC\n");
1445 }
wdenk0b97ab12003-06-19 23:58:30 +00001446 memcpy (bd->bi_enetaddr, v_mac, 6); /* update global address to match env (allows env changing) */
1447 smc_set_mac_addr(v_mac); /* use old function to update smc default */
1448 return(0);
1449}
1450
1451int get_rom_mac(char *v_rom_mac)
1452{
1453 int is_rom_present = 0;
wdenk8bde7f72003-06-27 21:31:46 +00001454#ifdef HARDCODE_MAC /* used for testing or to supress run time warnings */
wdenk0b97ab12003-06-19 23:58:30 +00001455 char hw_mac_addr[] = {0x02, 0x80, 0xad, 0x20, 0x31, 0xb8};
1456
1457 memcpy (v_rom_mac, hw_mac_addr, 6);
1458 return(1);
1459#else
1460 if(is_rom_present)
1461 {
wdenk8bde7f72003-06-27 21:31:46 +00001462 /* if eeprom contents are valid
1463 * extract mac address into hw_mac_addr, 8 or 16 bit accesses
1464 * memcpy (v_rom_mac, hc_mac_addr, 6);
1465 * return(1);
1466 */
1467 }
wdenk0b97ab12003-06-19 23:58:30 +00001468 memset(v_rom_mac, 0, 6);
1469 return(0);
1470#endif
1471}
1472
wdenkfe8c2802002-11-03 00:38:21 +00001473#endif /* CONFIG_DRIVER_SMC91111 */