blob: b2006dfa0775152e2dbbb2eafce4263e766d0981 [file] [log] [blame]
Michal Simek185f7d92012-09-13 20:23:34 +00001/*
2 * (C) Copyright 2011 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * Based on Xilinx gmac driver:
7 * (C) Copyright 2011 Xilinx
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Michal Simek185f7d92012-09-13 20:23:34 +000010 */
11
12#include <common.h>
13#include <net.h>
Michal Simek2fd24892014-04-25 14:17:38 +020014#include <netdev.h>
Michal Simek185f7d92012-09-13 20:23:34 +000015#include <config.h>
Michal Simekf88a6862014-02-24 11:16:30 +010016#include <fdtdec.h>
17#include <libfdt.h>
Michal Simek185f7d92012-09-13 20:23:34 +000018#include <malloc.h>
19#include <asm/io.h>
20#include <phy.h>
21#include <miiphy.h>
22#include <watchdog.h>
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +053023#include <asm/system.h>
David Andrey01fbf312013-04-05 17:24:24 +020024#include <asm/arch/hardware.h>
Michal Simek80243522012-10-15 14:01:23 +020025#include <asm/arch/sys_proto.h>
Michal Simek185f7d92012-09-13 20:23:34 +000026
27#if !defined(CONFIG_PHYLIB)
28# error XILINX_GEM_ETHERNET requires PHYLIB
29#endif
30
31/* Bit/mask specification */
32#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
33#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
34#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
35#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
36#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
37
38#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
39#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
40#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
41
42#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
43#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
44#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
45
46/* Wrap bit, last descriptor */
47#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
48#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
49
Michal Simek185f7d92012-09-13 20:23:34 +000050#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
51#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
52#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
53#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
54
Michal Simek80243522012-10-15 14:01:23 +020055#define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
56#define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
57#define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
58#define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
Michal Simek185f7d92012-09-13 20:23:34 +000059#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */
Michal Simek80243522012-10-15 14:01:23 +020060#define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */
Michal Simek185f7d92012-09-13 20:23:34 +000061
Siva Durga Prasad Paladugu8a584c82014-07-08 15:31:03 +053062#ifdef CONFIG_ARM64
63# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
64#else
65# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
66#endif
67
68#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
69 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simek185f7d92012-09-13 20:23:34 +000070 ZYNQ_GEM_NWCFG_FSREM | \
71 ZYNQ_GEM_NWCFG_MDCCLKDIV)
72
73#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
74
75#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
76/* Use full configured addressable space (8 Kb) */
77#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
78/* Use full configured addressable space (4 Kb) */
79#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
80/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
81#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
82
83#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
84 ZYNQ_GEM_DMACR_RXSIZE | \
85 ZYNQ_GEM_DMACR_TXSIZE | \
86 ZYNQ_GEM_DMACR_RXBUF)
87
Michal Simekf97d7e82013-04-22 14:41:09 +020088/* Use MII register 1 (MII status register) to detect PHY */
89#define PHY_DETECT_REG 1
90
91/* Mask used to verify certain PHY features (or register contents)
92 * in the register above:
93 * 0x1000: 10Mbps full duplex support
94 * 0x0800: 10Mbps half duplex support
95 * 0x0008: Auto-negotiation support
96 */
97#define PHY_DETECT_MASK 0x1808
98
Srikanth Thokalaa5144232013-11-08 22:55:48 +053099/* TX BD status masks */
100#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
101#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
102#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
103
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800104/* Clock frequencies for different speeds */
105#define ZYNQ_GEM_FREQUENCY_10 2500000UL
106#define ZYNQ_GEM_FREQUENCY_100 25000000UL
107#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
108
Michal Simek185f7d92012-09-13 20:23:34 +0000109/* Device registers */
110struct zynq_gem_regs {
111 u32 nwctrl; /* Network Control reg */
112 u32 nwcfg; /* Network Config reg */
113 u32 nwsr; /* Network Status reg */
114 u32 reserved1;
115 u32 dmacr; /* DMA Control reg */
116 u32 txsr; /* TX Status reg */
117 u32 rxqbase; /* RX Q Base address reg */
118 u32 txqbase; /* TX Q Base address reg */
119 u32 rxsr; /* RX Status reg */
120 u32 reserved2[2];
121 u32 idr; /* Interrupt Disable reg */
122 u32 reserved3;
123 u32 phymntnc; /* Phy Maintaince reg */
124 u32 reserved4[18];
125 u32 hashl; /* Hash Low address reg */
126 u32 hashh; /* Hash High address reg */
127#define LADDR_LOW 0
128#define LADDR_HIGH 1
129 u32 laddr[4][LADDR_HIGH + 1]; /* Specific1 addr low/high reg */
130 u32 match[4]; /* Type ID1 Match reg */
131 u32 reserved6[18];
132 u32 stat[44]; /* Octects transmitted Low reg - stat start */
133};
134
135/* BD descriptors */
136struct emac_bd {
137 u32 addr; /* Next descriptor pointer */
138 u32 status;
139};
140
Siva Durga Prasad Paladugueda9d302015-04-15 12:15:01 +0530141#define RX_BUF 32
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530142/* Page table entries are set to 1MB, or multiples of 1MB
143 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
144 */
145#define BD_SPACE 0x100000
146/* BD separation space */
147#define BD_SEPRN_SPACE 64
Michal Simek185f7d92012-09-13 20:23:34 +0000148
149/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
150struct zynq_gem_priv {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530151 struct emac_bd *tx_bd;
152 struct emac_bd *rx_bd;
153 char *rxbuffers;
Michal Simek185f7d92012-09-13 20:23:34 +0000154 u32 rxbd_current;
155 u32 rx_first_buf;
156 int phyaddr;
David Andrey01fbf312013-04-05 17:24:24 +0200157 u32 emio;
Michal Simek05868752013-01-24 13:04:12 +0100158 int init;
Michal Simek185f7d92012-09-13 20:23:34 +0000159 struct phy_device *phydev;
160 struct mii_dev *bus;
161};
162
163static inline int mdio_wait(struct eth_device *dev)
164{
165 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
Michal Simek4c8b7bf2012-10-16 17:37:11 +0200166 u32 timeout = 20000;
Michal Simek185f7d92012-09-13 20:23:34 +0000167
168 /* Wait till MDIO interface is ready to accept a new transaction. */
169 while (--timeout) {
170 if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
171 break;
172 WATCHDOG_RESET();
173 }
174
175 if (!timeout) {
176 printf("%s: Timeout\n", __func__);
177 return 1;
178 }
179
180 return 0;
181}
182
183static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
184 u32 op, u16 *data)
185{
186 u32 mgtcr;
187 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
188
189 if (mdio_wait(dev))
190 return 1;
191
192 /* Construct mgtcr mask for the operation */
193 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
194 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
195 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
196
197 /* Write mgtcr and wait for completion */
198 writel(mgtcr, &regs->phymntnc);
199
200 if (mdio_wait(dev))
201 return 1;
202
203 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
204 *data = readl(&regs->phymntnc);
205
206 return 0;
207}
208
209static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
210{
211 return phy_setup_op(dev, phy_addr, regnum,
212 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
213}
214
215static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
216{
217 return phy_setup_op(dev, phy_addr, regnum,
218 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
219}
220
Michal Simekf97d7e82013-04-22 14:41:09 +0200221static void phy_detection(struct eth_device *dev)
222{
223 int i;
224 u16 phyreg;
225 struct zynq_gem_priv *priv = dev->priv;
226
227 if (priv->phyaddr != -1) {
228 phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
229 if ((phyreg != 0xFFFF) &&
230 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
231 /* Found a valid PHY address */
232 debug("Default phy address %d is valid\n",
233 priv->phyaddr);
234 return;
235 } else {
236 debug("PHY address is not setup correctly %d\n",
237 priv->phyaddr);
238 priv->phyaddr = -1;
239 }
240 }
241
242 debug("detecting phy address\n");
243 if (priv->phyaddr == -1) {
244 /* detect the PHY address */
245 for (i = 31; i >= 0; i--) {
246 phyread(dev, i, PHY_DETECT_REG, &phyreg);
247 if ((phyreg != 0xFFFF) &&
248 ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
249 /* Found a valid PHY address */
250 priv->phyaddr = i;
251 debug("Found valid phy address, %d\n", i);
252 return;
253 }
254 }
255 }
256 printf("PHY is not detected\n");
257}
258
Michal Simek185f7d92012-09-13 20:23:34 +0000259static int zynq_gem_setup_mac(struct eth_device *dev)
260{
261 u32 i, macaddrlow, macaddrhigh;
262 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
263
264 /* Set the MAC bits [31:0] in BOT */
265 macaddrlow = dev->enetaddr[0];
266 macaddrlow |= dev->enetaddr[1] << 8;
267 macaddrlow |= dev->enetaddr[2] << 16;
268 macaddrlow |= dev->enetaddr[3] << 24;
269
270 /* Set MAC bits [47:32] in TOP */
271 macaddrhigh = dev->enetaddr[4];
272 macaddrhigh |= dev->enetaddr[5] << 8;
273
274 for (i = 0; i < 4; i++) {
275 writel(0, &regs->laddr[i][LADDR_LOW]);
276 writel(0, &regs->laddr[i][LADDR_HIGH]);
277 /* Do not use MATCHx register */
278 writel(0, &regs->match[i]);
279 }
280
281 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
282 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
283
284 return 0;
285}
286
287static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
288{
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800289 u32 i;
290 unsigned long clk_rate = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000291 struct phy_device *phydev;
292 const u32 stat_size = (sizeof(struct zynq_gem_regs) -
293 offsetof(struct zynq_gem_regs, stat)) / 4;
294 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
295 struct zynq_gem_priv *priv = dev->priv;
296 const u32 supported = SUPPORTED_10baseT_Half |
297 SUPPORTED_10baseT_Full |
298 SUPPORTED_100baseT_Half |
299 SUPPORTED_100baseT_Full |
300 SUPPORTED_1000baseT_Half |
301 SUPPORTED_1000baseT_Full;
302
Michal Simek05868752013-01-24 13:04:12 +0100303 if (!priv->init) {
304 /* Disable all interrupts */
305 writel(0xFFFFFFFF, &regs->idr);
Michal Simek185f7d92012-09-13 20:23:34 +0000306
Michal Simek05868752013-01-24 13:04:12 +0100307 /* Disable the receiver & transmitter */
308 writel(0, &regs->nwctrl);
309 writel(0, &regs->txsr);
310 writel(0, &regs->rxsr);
311 writel(0, &regs->phymntnc);
Michal Simek185f7d92012-09-13 20:23:34 +0000312
Michal Simek05868752013-01-24 13:04:12 +0100313 /* Clear the Hash registers for the mac address
314 * pointed by AddressPtr
315 */
316 writel(0x0, &regs->hashl);
317 /* Write bits [63:32] in TOP */
318 writel(0x0, &regs->hashh);
Michal Simek185f7d92012-09-13 20:23:34 +0000319
Michal Simek05868752013-01-24 13:04:12 +0100320 /* Clear all counters */
321 for (i = 0; i <= stat_size; i++)
322 readl(&regs->stat[i]);
Michal Simek185f7d92012-09-13 20:23:34 +0000323
Michal Simek05868752013-01-24 13:04:12 +0100324 /* Setup RxBD space */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530325 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000326
Michal Simek05868752013-01-24 13:04:12 +0100327 for (i = 0; i < RX_BUF; i++) {
328 priv->rx_bd[i].status = 0xF0000000;
329 priv->rx_bd[i].addr =
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530330 ((u32)(priv->rxbuffers) +
Michal Simek185f7d92012-09-13 20:23:34 +0000331 (i * PKTSIZE_ALIGN));
Michal Simek05868752013-01-24 13:04:12 +0100332 }
333 /* WRAP bit to last BD */
334 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
335 /* Write RxBDs to IP */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530336 writel((u32)priv->rx_bd, &regs->rxqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000337
Michal Simek05868752013-01-24 13:04:12 +0100338 /* Setup for DMA Configuration register */
339 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek185f7d92012-09-13 20:23:34 +0000340
Michal Simek05868752013-01-24 13:04:12 +0100341 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek80243522012-10-15 14:01:23 +0200342 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek185f7d92012-09-13 20:23:34 +0000343
Michal Simek05868752013-01-24 13:04:12 +0100344 priv->init++;
345 }
346
Michal Simekf97d7e82013-04-22 14:41:09 +0200347 phy_detection(dev);
348
Michal Simek185f7d92012-09-13 20:23:34 +0000349 /* interface - look at tsec */
Michal Simekc1a9fa42014-02-25 10:25:38 +0100350 phydev = phy_connect(priv->bus, priv->phyaddr, dev,
351 PHY_INTERFACE_MODE_MII);
Michal Simek185f7d92012-09-13 20:23:34 +0000352
Michal Simek80243522012-10-15 14:01:23 +0200353 phydev->supported = supported | ADVERTISED_Pause |
354 ADVERTISED_Asym_Pause;
Michal Simek185f7d92012-09-13 20:23:34 +0000355 phydev->advertising = phydev->supported;
356 priv->phydev = phydev;
357 phy_config(phydev);
358 phy_startup(phydev);
359
Michal Simek4ed4aa22013-11-12 14:25:29 +0100360 if (!phydev->link) {
361 printf("%s: No link.\n", phydev->dev->name);
362 return -1;
363 }
364
Michal Simek80243522012-10-15 14:01:23 +0200365 switch (phydev->speed) {
366 case SPEED_1000:
367 writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
368 &regs->nwcfg);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800369 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simek80243522012-10-15 14:01:23 +0200370 break;
371 case SPEED_100:
372 clrsetbits_le32(&regs->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000,
373 ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100);
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800374 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simek80243522012-10-15 14:01:23 +0200375 break;
376 case SPEED_10:
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800377 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simek80243522012-10-15 14:01:23 +0200378 break;
379 }
David Andrey01fbf312013-04-05 17:24:24 +0200380
381 /* Change the rclk and clk only not using EMIO interface */
382 if (!priv->emio)
383 zynq_slcr_gem_clk_setup(dev->iobase !=
Soren Brinkmann97598fc2013-11-21 13:39:01 -0800384 ZYNQ_GEM_BASEADDR0, clk_rate);
Michal Simek80243522012-10-15 14:01:23 +0200385
386 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
387 ZYNQ_GEM_NWCTRL_TXEN_MASK);
388
Michal Simek185f7d92012-09-13 20:23:34 +0000389 return 0;
390}
391
392static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
393{
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530394 u32 addr, size;
Michal Simek185f7d92012-09-13 20:23:34 +0000395 struct zynq_gem_priv *priv = dev->priv;
396 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
Michal Simek185f7d92012-09-13 20:23:34 +0000397
398 /* setup BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530399 writel((u32)priv->tx_bd, &regs->txqbase);
Michal Simek185f7d92012-09-13 20:23:34 +0000400
401 /* Setup Tx BD */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530402 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek185f7d92012-09-13 20:23:34 +0000403
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530404 priv->tx_bd->addr = (u32)ptr;
405 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simeke65d33c2015-05-26 12:01:12 +0200406 ZYNQ_GEM_TXBUF_LAST_MASK |
407 ZYNQ_GEM_TXBUF_WRAP_MASK;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530408
409 addr = (u32) ptr;
410 addr &= ~(ARCH_DMA_MINALIGN - 1);
411 size = roundup(len, ARCH_DMA_MINALIGN);
412 flush_dcache_range(addr, addr + size);
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530413
414 addr = (u32)priv->rxbuffers;
415 addr &= ~(ARCH_DMA_MINALIGN - 1);
416 size = roundup((RX_BUF * PKTSIZE_ALIGN), ARCH_DMA_MINALIGN);
417 flush_dcache_range(addr, addr + size);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530418 barrier();
Michal Simek185f7d92012-09-13 20:23:34 +0000419
420 /* Start transmit */
421 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
422
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530423 /* Read TX BD status */
424 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_UNDERRUN)
425 printf("TX underrun\n");
426 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
427 printf("TX buffers exhausted in mid frame\n");
Michal Simek185f7d92012-09-13 20:23:34 +0000428
Michal Simek185f7d92012-09-13 20:23:34 +0000429 return 0;
430}
431
432/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
433static int zynq_gem_recv(struct eth_device *dev)
434{
435 int frame_len;
436 struct zynq_gem_priv *priv = dev->priv;
437 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
438 struct emac_bd *first_bd;
439
440 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
441 return 0;
442
443 if (!(current_bd->status &
444 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
445 printf("GEM: SOF or EOF not set for last buffer received!\n");
446 return 0;
447 }
448
449 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
450 if (frame_len) {
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530451 u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
452 addr &= ~(ARCH_DMA_MINALIGN - 1);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530453
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500454 net_process_received_packet((u8 *)addr, frame_len);
Michal Simek185f7d92012-09-13 20:23:34 +0000455
456 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
457 priv->rx_first_buf = priv->rxbd_current;
458 else {
459 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
460 current_bd->status = 0xF0000000; /* FIXME */
461 }
462
463 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
464 first_bd = &priv->rx_bd[priv->rx_first_buf];
465 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
466 first_bd->status = 0xF0000000;
467 }
468
469 if ((++priv->rxbd_current) >= RX_BUF)
470 priv->rxbd_current = 0;
Michal Simek185f7d92012-09-13 20:23:34 +0000471 }
472
Michal Simek3b90d0a2013-01-25 08:24:18 +0100473 return frame_len;
Michal Simek185f7d92012-09-13 20:23:34 +0000474}
475
476static void zynq_gem_halt(struct eth_device *dev)
477{
478 struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
479
Michal Simek80243522012-10-15 14:01:23 +0200480 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
481 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek185f7d92012-09-13 20:23:34 +0000482}
483
484static int zynq_gem_miiphyread(const char *devname, uchar addr,
485 uchar reg, ushort *val)
486{
487 struct eth_device *dev = eth_get_dev();
488 int ret;
489
490 ret = phyread(dev, addr, reg, val);
491 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
492 return ret;
493}
494
495static int zynq_gem_miiphy_write(const char *devname, uchar addr,
496 uchar reg, ushort val)
497{
498 struct eth_device *dev = eth_get_dev();
499
500 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
501 return phywrite(dev, addr, reg, val);
502}
503
Michal Simek58405372015-01-14 15:44:21 +0100504int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
505 int phy_addr, u32 emio)
Michal Simek185f7d92012-09-13 20:23:34 +0000506{
507 struct eth_device *dev;
508 struct zynq_gem_priv *priv;
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530509 void *bd_space;
Michal Simek185f7d92012-09-13 20:23:34 +0000510
511 dev = calloc(1, sizeof(*dev));
512 if (dev == NULL)
513 return -1;
514
515 dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
516 if (dev->priv == NULL) {
517 free(dev);
518 return -1;
519 }
520 priv = dev->priv;
521
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530522 /* Align rxbuffers to ARCH_DMA_MINALIGN */
523 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
524 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
525
Siva Durga Prasad Paladugu96f4f142014-12-06 12:57:53 +0530526 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530527 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek9ce1edc2015-04-15 13:31:28 +0200528 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
529 BD_SPACE, DCACHE_OFF);
Srikanth Thokalaa5144232013-11-08 22:55:48 +0530530
531 /* Initialize the bd spaces for tx and rx bd's */
532 priv->tx_bd = (struct emac_bd *)bd_space;
533 priv->rx_bd = (struct emac_bd *)((u32)bd_space + BD_SEPRN_SPACE);
534
David Andrey117cd4c2013-04-04 19:13:07 +0200535 priv->phyaddr = phy_addr;
David Andrey01fbf312013-04-05 17:24:24 +0200536 priv->emio = emio;
Michal Simek185f7d92012-09-13 20:23:34 +0000537
Michal Simek58405372015-01-14 15:44:21 +0100538 sprintf(dev->name, "Gem.%lx", base_addr);
Michal Simek185f7d92012-09-13 20:23:34 +0000539
540 dev->iobase = base_addr;
541
542 dev->init = zynq_gem_init;
543 dev->halt = zynq_gem_halt;
544 dev->send = zynq_gem_send;
545 dev->recv = zynq_gem_recv;
546 dev->write_hwaddr = zynq_gem_setup_mac;
547
548 eth_register(dev);
549
550 miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
551 priv->bus = miiphy_get_dev_by_name(dev->name);
552
553 return 1;
554}
Michal Simekf88a6862014-02-24 11:16:30 +0100555
556#ifdef CONFIG_OF_CONTROL
557int zynq_gem_of_init(const void *blob)
558{
559 int offset = 0;
560 u32 ret = 0;
561 u32 reg, phy_reg;
562
563 debug("ZYNQ GEM: Initialization\n");
564
565 do {
566 offset = fdt_node_offset_by_compatible(blob, offset,
567 "xlnx,ps7-ethernet-1.00.a");
568 if (offset != -1) {
569 reg = fdtdec_get_addr(blob, offset, "reg");
570 if (reg != FDT_ADDR_T_NONE) {
571 offset = fdtdec_lookup_phandle(blob, offset,
572 "phy-handle");
573 if (offset != -1)
574 phy_reg = fdtdec_get_addr(blob, offset,
575 "reg");
576 else
577 phy_reg = 0;
578
579 debug("ZYNQ GEM: addr %x, phyaddr %x\n",
580 reg, phy_reg);
581
582 ret |= zynq_gem_initialize(NULL, reg,
583 phy_reg, 0);
584
585 } else {
586 debug("ZYNQ GEM: Can't get base address\n");
587 return -1;
588 }
589 }
590 } while (offset != -1);
591
592 return ret;
593}
594#endif