Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 1 | /* |
| 2 | * File: include/asm-blackfin/mach-bf537/anomaly.h |
| 3 | * Bugs: Enter bugs at http://blackfin.uclinux.org/ |
| 4 | * |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 5 | * Copyright (C) 2004-2009 Analog Devices Inc. |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 6 | * Licensed under the GPL-2 or later. |
| 7 | */ |
| 8 | |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 9 | /* This file should be up to date with: |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 10 | * - Revision D, 09/18/2008; ADSP-BF534/ADSP-BF536/ADSP-BF537 Blackfin Processor Anomaly List |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #ifndef _MACH_ANOMALY_H_ |
| 14 | #define _MACH_ANOMALY_H_ |
| 15 | |
| 16 | /* We do not support 0.1 silicon - sorry */ |
| 17 | #if __SILICON_REVISION__ < 2 |
| 18 | # error will not work on BF537 silicon version 0.0 or 0.1 |
| 19 | #endif |
| 20 | |
| 21 | #if defined(__ADSPBF534__) |
| 22 | # define ANOMALY_BF534 1 |
| 23 | #else |
| 24 | # define ANOMALY_BF534 0 |
| 25 | #endif |
| 26 | #if defined(__ADSPBF536__) |
| 27 | # define ANOMALY_BF536 1 |
| 28 | #else |
| 29 | # define ANOMALY_BF536 0 |
| 30 | #endif |
| 31 | #if defined(__ADSPBF537__) |
| 32 | # define ANOMALY_BF537 1 |
| 33 | #else |
| 34 | # define ANOMALY_BF537 0 |
| 35 | #endif |
| 36 | |
| 37 | /* Multi-issue instruction with dsp32shiftimm in slot1 and P-reg store in slot 2 not supported */ |
| 38 | #define ANOMALY_05000074 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 39 | /* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 40 | #define ANOMALY_05000119 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 41 | /* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 42 | #define ANOMALY_05000122 (1) |
| 43 | /* Killed 32-bit MMR write leads to next system MMR access thinking it should be 32-bit */ |
| 44 | #define ANOMALY_05000157 (__SILICON_REVISION__ < 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 45 | /* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 46 | #define ANOMALY_05000180 (1) |
| 47 | /* Instruction Cache Is Not Functional */ |
| 48 | #define ANOMALY_05000237 (__SILICON_REVISION__ < 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 49 | /* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 50 | #define ANOMALY_05000244 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 51 | /* False Hardware Error from an Access in the Shadow of a Conditional Branch */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 52 | #define ANOMALY_05000245 (1) |
| 53 | /* CLKIN Buffer Output Enable Reset Behavior Is Changed */ |
| 54 | #define ANOMALY_05000247 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 55 | /* Incorrect Bit Shift of Data Word in Multichannel (TDM) Mode in Certain Conditions */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 56 | #define ANOMALY_05000250 (__SILICON_REVISION__ < 3) |
| 57 | /* EMAC Tx DMA error after an early frame abort */ |
| 58 | #define ANOMALY_05000252 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 59 | /* Maximum External Clock Speed for Timers */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 60 | #define ANOMALY_05000253 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 61 | /* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 62 | #define ANOMALY_05000254 (__SILICON_REVISION__ > 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 63 | /* Entering Hibernate State with RTC Seconds Interrupt Not Functional */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 64 | #define ANOMALY_05000255 (__SILICON_REVISION__ < 3) |
| 65 | /* EMAC MDIO input latched on wrong MDC edge */ |
| 66 | #define ANOMALY_05000256 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 67 | /* Interrupt/Exception During Short Hardware Loop May Cause Bad Instruction Fetches */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 68 | #define ANOMALY_05000257 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 69 | /* Instruction Cache Is Corrupted When Bits 9 and 12 of the ICPLB Data Registers Differ */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 70 | #define ANOMALY_05000258 (((ANOMALY_BF536 || ANOMALY_BF537) && __SILICON_REVISION__ == 1) || __SILICON_REVISION__ == 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 71 | /* ICPLB_STATUS MMR Register May Be Corrupted */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 72 | #define ANOMALY_05000260 (__SILICON_REVISION__ == 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 73 | /* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 74 | #define ANOMALY_05000261 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 75 | /* Stores To Data Cache May Be Lost */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 76 | #define ANOMALY_05000262 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 77 | /* Hardware Loop Corrupted When Taking an ICPLB Exception */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 78 | #define ANOMALY_05000263 (__SILICON_REVISION__ == 2) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 79 | /* CSYNC/SSYNC/IDLE Causes Infinite Stall in Penultimate Instruction in Hardware Loop */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 80 | #define ANOMALY_05000264 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 81 | /* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 82 | #define ANOMALY_05000265 (1) |
| 83 | /* Memory DMA error when peripheral DMA is running with non-zero DEB_TRAFFIC_PERIOD */ |
| 84 | #define ANOMALY_05000268 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 85 | /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 86 | #define ANOMALY_05000270 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 87 | /* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 88 | #define ANOMALY_05000272 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 89 | /* Writes to Synchronous SDRAM Memory May Be Lost */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 90 | #define ANOMALY_05000273 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 91 | /* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 92 | #define ANOMALY_05000277 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 93 | /* Disabling Peripherals with DMA Running May Cause DMA System Instability */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 94 | #define ANOMALY_05000278 (((ANOMALY_BF536 || ANOMALY_BF537) && __SILICON_REVISION__ < 3) || (ANOMALY_BF534 && __SILICON_REVISION__ < 2)) |
| 95 | /* SPI Master boot mode does not work well with Atmel Data flash devices */ |
| 96 | #define ANOMALY_05000280 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 97 | /* False Hardware Error Exception When ISR Context Is Not Restored */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 98 | #define ANOMALY_05000281 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 99 | /* Memory DMA Corruption with 32-Bit Data and Traffic Control */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 100 | #define ANOMALY_05000282 (__SILICON_REVISION__ < 3) |
| 101 | /* System MMR Write Is Stalled Indefinitely When Killed in a Particular Stage */ |
| 102 | #define ANOMALY_05000283 (__SILICON_REVISION__ < 3) |
| 103 | /* New Feature: EMAC TX DMA Word Alignment (Not Available On Older Silicon) */ |
| 104 | #define ANOMALY_05000285 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 105 | /* SPORTs May Receive Bad Data If FIFOs Fill Up */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 106 | #define ANOMALY_05000288 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 107 | /* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 108 | #define ANOMALY_05000301 (1) |
| 109 | /* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */ |
| 110 | #define ANOMALY_05000304 (__SILICON_REVISION__ < 3) |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 111 | /* SPORT_HYS Bit in PLL_CTL Register Is Not Functional */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 112 | #define ANOMALY_05000305 (__SILICON_REVISION__ < 3) |
| 113 | /* SCKELOW Bit Does Not Maintain State Through Hibernate */ |
| 114 | #define ANOMALY_05000307 (__SILICON_REVISION__ < 3) |
| 115 | /* Writing UART_THR while UART clock is disabled sends erroneous start bit */ |
| 116 | #define ANOMALY_05000309 (__SILICON_REVISION__ < 3) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 117 | /* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 118 | #define ANOMALY_05000310 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 119 | /* Errors When SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 120 | #define ANOMALY_05000312 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 121 | /* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */ |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 122 | #define ANOMALY_05000313 (1) |
| 123 | /* Killed System MMR Write Completes Erroneously On Next System MMR Access */ |
| 124 | #define ANOMALY_05000315 (__SILICON_REVISION__ < 3) |
| 125 | /* EMAC RMII mode: collisions occur in Full Duplex mode */ |
| 126 | #define ANOMALY_05000316 (__SILICON_REVISION__ < 3) |
| 127 | /* EMAC RMII mode: TX frames in half duplex fail with status No Carrier */ |
| 128 | #define ANOMALY_05000321 (__SILICON_REVISION__ < 3) |
| 129 | /* EMAC RMII mode at 10-Base-T speed: RX frames not received properly */ |
| 130 | #define ANOMALY_05000322 (1) |
| 131 | /* Ethernet MAC MDIO Reads Do Not Meet IEEE Specification */ |
| 132 | #define ANOMALY_05000341 (__SILICON_REVISION__ >= 3) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 133 | /* New Feature: UART Remains Enabled after UART Boot */ |
| 134 | #define ANOMALY_05000350 (__SILICON_REVISION__ >= 3) |
| 135 | /* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */ |
| 136 | #define ANOMALY_05000355 (1) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 137 | /* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */ |
| 138 | #define ANOMALY_05000357 (1) |
| 139 | /* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */ |
| 140 | #define ANOMALY_05000359 (1) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 141 | /* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */ |
| 142 | #define ANOMALY_05000366 (1) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 143 | /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */ |
| 144 | #define ANOMALY_05000371 (1) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 145 | /* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */ |
| 146 | #define ANOMALY_05000402 (__SILICON_REVISION__ >= 5) |
| 147 | /* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */ |
| 148 | #define ANOMALY_05000403 (1) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 149 | /* Speculative Fetches Can Cause Undesired External FIFO Operations */ |
| 150 | #define ANOMALY_05000416 (1) |
| 151 | /* Multichannel SPORT Channel Misalignment Under Specific Configuration */ |
| 152 | #define ANOMALY_05000425 (1) |
| 153 | /* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */ |
| 154 | #define ANOMALY_05000426 (1) |
| 155 | /* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */ |
| 156 | #define ANOMALY_05000443 (1) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 157 | |
| 158 | /* Anomalies that don't exist on this proc */ |
| 159 | #define ANOMALY_05000125 (0) |
| 160 | #define ANOMALY_05000158 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 161 | #define ANOMALY_05000171 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 162 | #define ANOMALY_05000183 (0) |
| 163 | #define ANOMALY_05000198 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 164 | #define ANOMALY_05000227 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 165 | #define ANOMALY_05000230 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 166 | #define ANOMALY_05000242 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 167 | #define ANOMALY_05000266 (0) |
| 168 | #define ANOMALY_05000311 (0) |
| 169 | #define ANOMALY_05000323 (0) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 170 | #define ANOMALY_05000353 (1) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 171 | #define ANOMALY_05000362 (1) |
Mike Frysinger | 0656ef2 | 2008-08-07 13:09:50 -0400 | [diff] [blame] | 172 | #define ANOMALY_05000363 (0) |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 173 | #define ANOMALY_05000380 (0) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 174 | #define ANOMALY_05000386 (1) |
| 175 | #define ANOMALY_05000412 (0) |
Mike Frysinger | 51ee6e0 | 2009-04-04 08:22:36 -0400 | [diff] [blame] | 176 | #define ANOMALY_05000430 (0) |
Mike Frysinger | 47832cd | 2008-10-06 03:45:55 -0400 | [diff] [blame] | 177 | #define ANOMALY_05000432 (0) |
| 178 | #define ANOMALY_05000435 (0) |
Mike Frysinger | a9d6777 | 2009-02-18 12:51:31 -0500 | [diff] [blame] | 179 | #define ANOMALY_05000447 (0) |
| 180 | #define ANOMALY_05000448 (0) |
Mike Frysinger | d4d7730 | 2008-02-04 19:26:55 -0500 | [diff] [blame] | 181 | |
| 182 | #endif |