blob: 0798af4d0438f1b1492e1b698b27855dc6e48dd8 [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_PLU405 1 /* ...on a PLU405 board */
stroese13fdf8a2003-09-12 08:55:18 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000042
wdenkc837dcb2004-01-20 23:12:12 +000043#define CONFIG_SYS_CLK_FREQ 33333334 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000044
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#define CONFIG_RAMBOOTCOMMAND \
50 "setenv bootargs root=/dev/ram rw nfsroot=$(serverip):$(rootpath) " \
51 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
52 "bootm ffc00000 ffca0000"
53#define CONFIG_NFSBOOTCOMMAND \
54 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
55 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
56 "bootm ffc00000"
57#define CONFIG_BOOTCOMMAND "bootm fff00000"
58
59#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
60#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
61
62#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000063#define CONFIG_PHY_ADDR 0 /* PHY address */
stroese13fdf8a2003-09-12 08:55:18 +000064
65#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
66 CFG_CMD_DHCP | \
67 CFG_CMD_PCI | \
68 CFG_CMD_IRQ | \
69 CFG_CMD_IDE | \
70 CFG_CMD_ELF | \
71 CFG_CMD_NAND | \
72 CFG_CMD_DATE | \
73 CFG_CMD_I2C | \
74 CFG_CMD_MII | \
75 CFG_CMD_PING | \
wdenkc837dcb2004-01-20 23:12:12 +000076 CFG_CMD_EEPROM )
stroese13fdf8a2003-09-12 08:55:18 +000077
78#define CONFIG_MAC_PARTITION
79#define CONFIG_DOS_PARTITION
80
81/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
82#include <cmd_confdefs.h>
83
wdenkc837dcb2004-01-20 23:12:12 +000084#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +000085
wdenkc837dcb2004-01-20 23:12:12 +000086#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
87#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +000088
wdenkc837dcb2004-01-20 23:12:12 +000089#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +000090
91/*
92 * Miscellaneous configurable options
93 */
94#define CFG_LONGHELP /* undef to save memory */
95#define CFG_PROMPT "=> " /* Monitor Command Prompt */
96
97#undef CFG_HUSH_PARSER /* use "hush" command parser */
98#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +000099#define CFG_PROMPT_HUSH_PS2 "> "
stroese13fdf8a2003-09-12 08:55:18 +0000100#endif
101
102#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000103#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000104#else
wdenkc837dcb2004-01-20 23:12:12 +0000105#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000106#endif
107#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
108#define CFG_MAXARGS 16 /* max number of command args */
109#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
110
wdenkc837dcb2004-01-20 23:12:12 +0000111#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +0000112
wdenkc837dcb2004-01-20 23:12:12 +0000113#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese13fdf8a2003-09-12 08:55:18 +0000114
115#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
116#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
117
wdenkc837dcb2004-01-20 23:12:12 +0000118#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
119#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
120#define CFG_BASE_BAUD 691200
121#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
stroese13fdf8a2003-09-12 08:55:18 +0000122
123/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000124#define CFG_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000125 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
126 57600, 115200, 230400, 460800, 921600 }
127
128#define CFG_LOAD_ADDR 0x100000 /* default load address */
129#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
130
wdenkc837dcb2004-01-20 23:12:12 +0000131#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese13fdf8a2003-09-12 08:55:18 +0000132
133#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
134
wdenkc837dcb2004-01-20 23:12:12 +0000135#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese13fdf8a2003-09-12 08:55:18 +0000136
wdenkc837dcb2004-01-20 23:12:12 +0000137#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000138
139/*-----------------------------------------------------------------------
140 * NAND-FLASH stuff
141 *-----------------------------------------------------------------------
142 */
143#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
144#define SECTORSIZE 512
145
146#define ADDR_COLUMN 1
147#define ADDR_PAGE 2
148#define ADDR_COLUMN_PAGE 3
149
wdenkc837dcb2004-01-20 23:12:12 +0000150#define NAND_ChipID_UNKNOWN 0x00
stroese13fdf8a2003-09-12 08:55:18 +0000151#define NAND_MAX_FLOORS 1
152#define NAND_MAX_CHIPS 1
153
wdenkc837dcb2004-01-20 23:12:12 +0000154#define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
155#define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
156#define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
157#define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
stroese13fdf8a2003-09-12 08:55:18 +0000158
159#define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
160#define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
161#define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
162#define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
163#define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
164#define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
165#define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
166
167#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
168#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
169#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
170#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
171
172/*-----------------------------------------------------------------------
173 * PCI stuff
174 *-----------------------------------------------------------------------
175 */
wdenkc837dcb2004-01-20 23:12:12 +0000176#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
177#define PCI_HOST_FORCE 1 /* configure as pci host */
178#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000179
wdenkc837dcb2004-01-20 23:12:12 +0000180#define CONFIG_PCI /* include pci support */
181#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
182#define CONFIG_PCI_PNP /* do pci plug-and-play */
183 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000184
wdenkc837dcb2004-01-20 23:12:12 +0000185#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000186
wdenkc837dcb2004-01-20 23:12:12 +0000187#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
188#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
189#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
190#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
191#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
192#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
193#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
194#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
195#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000196
197/*-----------------------------------------------------------------------
198 * IDE/ATA stuff
199 *-----------------------------------------------------------------------
200 */
wdenkc837dcb2004-01-20 23:12:12 +0000201#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
202#undef CONFIG_IDE_LED /* no led for ide supported */
stroese13fdf8a2003-09-12 08:55:18 +0000203#define CONFIG_IDE_RESET 1 /* reset for ide supported */
204
wdenkc837dcb2004-01-20 23:12:12 +0000205#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
206#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroese13fdf8a2003-09-12 08:55:18 +0000207
wdenkc837dcb2004-01-20 23:12:12 +0000208#define CFG_ATA_BASE_ADDR 0xF0100000
209#define CFG_ATA_IDE0_OFFSET 0x0000
stroese13fdf8a2003-09-12 08:55:18 +0000210
211#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000212#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroese13fdf8a2003-09-12 08:55:18 +0000213#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
214
215/*
216 * For booting Linux, the board info and command line data
217 * have to be in the first 8 MB of memory, since this is
218 * the maximum mapped by the Linux kernel during initialization.
219 */
220#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
221/*-----------------------------------------------------------------------
222 * FLASH organization
223 */
224#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
225
226#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
227#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
228
229#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
230#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
231
wdenkc837dcb2004-01-20 23:12:12 +0000232#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
233#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
234#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000235/*
236 * The following defines are added for buggy IOP480 byte interface.
237 * All other boards should use the standard values (CPCI405 etc.)
238 */
wdenkc837dcb2004-01-20 23:12:12 +0000239#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
240#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
241#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000242
wdenkc837dcb2004-01-20 23:12:12 +0000243#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese13fdf8a2003-09-12 08:55:18 +0000244
245#if 0 /* test-only */
wdenkc837dcb2004-01-20 23:12:12 +0000246#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
247#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroese13fdf8a2003-09-12 08:55:18 +0000248#endif
249
250/*-----------------------------------------------------------------------
251 * Start addresses for the final memory configuration
252 * (Set up by the startup code)
253 * Please note that CFG_SDRAM_BASE _must_ start at 0
254 */
255#define CFG_SDRAM_BASE 0x00000000
256#define CFG_FLASH_BASE 0xFFFC0000
257#define CFG_MONITOR_BASE TEXT_BASE
258#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
259#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
260
261#if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
262# define CFG_RAMBOOT 1
263#else
264# undef CFG_RAMBOOT
265#endif
266
267/*-----------------------------------------------------------------------
268 * Environment Variable setup
269 */
wdenkc837dcb2004-01-20 23:12:12 +0000270#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
271#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
272#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroese13fdf8a2003-09-12 08:55:18 +0000273 /* total size of a CAT24WC16 is 2048 bytes */
274
275#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000276#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese13fdf8a2003-09-12 08:55:18 +0000277
278/*-----------------------------------------------------------------------
279 * I2C EEPROM (CAT24WC16) for environment
280 */
281#define CONFIG_HARD_I2C /* I2c with hardware support */
282#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
283#define CFG_I2C_SLAVE 0x7F
284
285#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
286#if 1 /* test-only */
287/* CAT24WC08/16... */
wdenkc837dcb2004-01-20 23:12:12 +0000288#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
289/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000290#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
291#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
292 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000293 /* last 4 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000294#else
295/* CAT24WC32/64... */
wdenkc837dcb2004-01-20 23:12:12 +0000296#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
297/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000298#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
299#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
300 /* 32 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000301 /* last 5 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000302#endif
303#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
304#define CFG_EEPROM_PAGE_WRITE_ENABLE
305
306/*-----------------------------------------------------------------------
307 * Cache Configuration
308 */
wdenkc837dcb2004-01-20 23:12:12 +0000309#define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
310 /* have only 8kB, 16kB is save here */
stroese13fdf8a2003-09-12 08:55:18 +0000311#define CFG_CACHELINE_SIZE 32 /* ... */
312#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
313#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
314#endif
315
316/*-----------------------------------------------------------------------
317 * External Bus Controller (EBC) Setup
318 */
319
wdenkc837dcb2004-01-20 23:12:12 +0000320#define CAN_BA 0xF0000000 /* CAN Base Address */
321#define DUART0_BA 0xF0000400 /* DUART Base Address */
322#define DUART1_BA 0xF0000408 /* DUART Base Address */
323#define RTC_BA 0xF0000500 /* RTC Base Address */
324#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
325#define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000326
wdenkc837dcb2004-01-20 23:12:12 +0000327/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
328#define CFG_EBC_PB0AP 0x92015480
329/*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
330#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000331
wdenkc837dcb2004-01-20 23:12:12 +0000332/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
333#define CFG_EBC_PB1AP 0x92015480
334#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000335
wdenkc837dcb2004-01-20 23:12:12 +0000336/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
337#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
338#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000339
wdenkc837dcb2004-01-20 23:12:12 +0000340/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
341#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
342#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000343
344/*-----------------------------------------------------------------------
345 * FPGA stuff
346 */
347
wdenkc837dcb2004-01-20 23:12:12 +0000348#define CFG_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000349
350/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000351#define CFG_FPGA_CTRL 0x000
stroese13fdf8a2003-09-12 08:55:18 +0000352
353/* FPGA Control Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000354#define CFG_FPGA_CTRL_CF_RESET 0x0001
355#define CFG_FPGA_CTRL_WDI 0x0002
stroese13fdf8a2003-09-12 08:55:18 +0000356#define CFG_FPGA_CTRL_PS2_RESET 0x0020
357
wdenkc837dcb2004-01-20 23:12:12 +0000358#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
359#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese13fdf8a2003-09-12 08:55:18 +0000360
361/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000362#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
363#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
364#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
365#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
366#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000367
368/*-----------------------------------------------------------------------
369 * Definitions for initial stack pointer and data area (in data cache)
370 */
371/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkc837dcb2004-01-20 23:12:12 +0000372#define CFG_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000373
374/* On Chip Memory location */
375#define CFG_OCM_DATA_ADDR 0xF8000000
376#define CFG_OCM_DATA_SIZE 0x1000
377#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
378#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
379
380#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
381#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000382#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000383
384/*-----------------------------------------------------------------------
385 * Definitions for GPIO setup (PPC405EP specific)
386 *
wdenkc837dcb2004-01-20 23:12:12 +0000387 * GPIO0[0] - External Bus Controller BLAST output
388 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000389 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
390 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
391 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
392 * GPIO0[24-27] - UART0 control signal inputs/outputs
393 * GPIO0[28-29] - UART1 data signal input/output
394 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
395 */
wdenkc837dcb2004-01-20 23:12:12 +0000396#define CFG_GPIO0_OSRH 0x40000550
397#define CFG_GPIO0_OSRL 0x00000110
398#define CFG_GPIO0_ISR1H 0x00000000
399#define CFG_GPIO0_ISR1L 0x15555445
400#define CFG_GPIO0_TSRH 0x00000000
401#define CFG_GPIO0_TSRL 0x00000000
402#define CFG_GPIO0_TCR 0xF7FE0014
stroese13fdf8a2003-09-12 08:55:18 +0000403
wdenkc837dcb2004-01-20 23:12:12 +0000404#define CFG_DUART_RST (0x80000000 >> 14)
stroese13fdf8a2003-09-12 08:55:18 +0000405
406/*
407 * Internal Definitions
408 *
409 * Boot Flags
410 */
411#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
412#define BOOTFLAG_WARM 0x02 /* Software reboot */
413
414/*
415 * Default speed selection (cpu_plb_opb_ebc) in mhz.
416 * This value will be set if iic boot eprom is disabled.
417 */
418#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000419#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
420#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000421#endif
422#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000423#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
424#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000425#endif
426#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000427#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
428#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000429#endif
430
431#endif /* __CONFIG_H */