blob: 54f2989990a10ed759e70b9dd55369d6eba3a159 [file] [log] [blame]
Dave Liu5f820432006-11-03 19:33:44 -06001/*
2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
Dave Liu5f820432006-11-03 19:33:44 -06003 * Dave Liu <daveliu@freescale.com>
Dave Liu5f820432006-11-03 19:33:44 -06004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 */
13
14#include <common.h>
15#include <ioports.h>
16#include <mpc83xx.h>
17#include <i2c.h>
Dave Liu5f820432006-11-03 19:33:44 -060018#include <miiphy.h>
Dave Liu5f820432006-11-03 19:33:44 -060019#if defined(CONFIG_PCI)
20#include <pci.h>
21#endif
Dave Liu5f820432006-11-03 19:33:44 -060022#include <spd_sdram.h>
Dave Liu5f820432006-11-03 19:33:44 -060023#include <asm/mmu.h>
Anton Vorontsov89da44c2009-09-16 23:21:59 +040024#include <asm/io.h>
Kim Phillipsb3458d22007-12-20 15:57:28 -060025#if defined(CONFIG_OF_LIBFDT)
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040026#include <libfdt.h>
Gerald Van Baren213bf8c2007-03-31 12:23:51 -040027#endif
Tony Li14778582007-08-17 10:35:59 +080028#if defined(CONFIG_PQ_MDS_PIB)
Kim Phillipse58fe952007-08-16 22:53:09 -050029#include "../common/pq-mds-pib.h"
Tony Li14778582007-08-17 10:35:59 +080030#endif
Anton Vorontsov89da44c2009-09-16 23:21:59 +040031#include "../../../drivers/qe/uec.h"
Dave Liu5f820432006-11-03 19:33:44 -060032
Dave Liu7737d5c2006-11-03 12:11:15 -060033const qe_iop_conf_t qe_iop_conf_tab[] = {
34 /* GETH1 */
35 {0, 3, 1, 0, 1}, /* TxD0 */
36 {0, 4, 1, 0, 1}, /* TxD1 */
37 {0, 5, 1, 0, 1}, /* TxD2 */
38 {0, 6, 1, 0, 1}, /* TxD3 */
39 {1, 6, 1, 0, 3}, /* TxD4 */
40 {1, 7, 1, 0, 1}, /* TxD5 */
41 {1, 9, 1, 0, 2}, /* TxD6 */
42 {1, 10, 1, 0, 2}, /* TxD7 */
43 {0, 9, 2, 0, 1}, /* RxD0 */
44 {0, 10, 2, 0, 1}, /* RxD1 */
45 {0, 11, 2, 0, 1}, /* RxD2 */
46 {0, 12, 2, 0, 1}, /* RxD3 */
47 {0, 13, 2, 0, 1}, /* RxD4 */
48 {1, 1, 2, 0, 2}, /* RxD5 */
49 {1, 0, 2, 0, 2}, /* RxD6 */
50 {1, 4, 2, 0, 2}, /* RxD7 */
51 {0, 7, 1, 0, 1}, /* TX_EN */
52 {0, 8, 1, 0, 1}, /* TX_ER */
53 {0, 15, 2, 0, 1}, /* RX_DV */
54 {0, 16, 2, 0, 1}, /* RX_ER */
55 {0, 0, 2, 0, 1}, /* RX_CLK */
56 {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
57 {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
58 /* GETH2 */
59 {0, 17, 1, 0, 1}, /* TxD0 */
60 {0, 18, 1, 0, 1}, /* TxD1 */
61 {0, 19, 1, 0, 1}, /* TxD2 */
62 {0, 20, 1, 0, 1}, /* TxD3 */
63 {1, 2, 1, 0, 1}, /* TxD4 */
64 {1, 3, 1, 0, 2}, /* TxD5 */
65 {1, 5, 1, 0, 3}, /* TxD6 */
66 {1, 8, 1, 0, 3}, /* TxD7 */
67 {0, 23, 2, 0, 1}, /* RxD0 */
68 {0, 24, 2, 0, 1}, /* RxD1 */
69 {0, 25, 2, 0, 1}, /* RxD2 */
70 {0, 26, 2, 0, 1}, /* RxD3 */
71 {0, 27, 2, 0, 1}, /* RxD4 */
72 {1, 12, 2, 0, 2}, /* RxD5 */
73 {1, 13, 2, 0, 3}, /* RxD6 */
74 {1, 11, 2, 0, 2}, /* RxD7 */
75 {0, 21, 1, 0, 1}, /* TX_EN */
76 {0, 22, 1, 0, 1}, /* TX_ER */
77 {0, 29, 2, 0, 1}, /* RX_DV */
78 {0, 30, 2, 0, 1}, /* RX_ER */
79 {0, 31, 2, 0, 1}, /* RX_CLK */
80 {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
81 {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
82
83 {0, 1, 3, 0, 2}, /* MDIO */
84 {0, 2, 1, 0, 1}, /* MDC */
85
Anton Vorontsov651d96f2007-11-14 18:54:53 +030086 {5, 0, 1, 0, 2}, /* UART2_SOUT */
87 {5, 1, 2, 0, 3}, /* UART2_CTS */
88 {5, 2, 1, 0, 1}, /* UART2_RTS */
89 {5, 3, 2, 0, 2}, /* UART2_SIN */
90
Dave Liu7737d5c2006-11-03 12:11:15 -060091 {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
92};
93
Anton Vorontsov89da44c2009-09-16 23:21:59 +040094/* Handle "mpc8360ea rev.2.1 erratum 2: RGMII Timing"? */
95static int board_handle_erratum2(void)
96{
97 const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
98
99 return REVID_MAJOR(immr->sysconf.spridr) == 2 &&
100 REVID_MINOR(immr->sysconf.spridr) == 1;
101}
102
Dave Liu5f820432006-11-03 19:33:44 -0600103int board_early_init_f(void)
104{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105 const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400106 u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
Dave Liu5f820432006-11-03 19:33:44 -0600107
108 /* Enable flash write */
109 bcsr[0xa] &= ~0x04;
110
Kim Phillipse5c4ade2008-03-28 10:19:07 -0500111 /* Disable G1TXCLK, G2TXCLK h/w buffers (rev.2.x h/w bug workaround) */
112 if (REVID_MAJOR(immr->sysconf.spridr) == 2)
Kim Phillips3fc0bd12007-02-14 19:50:53 -0600113 bcsr[0xe] = 0x30;
114
Anton Vorontsov651d96f2007-11-14 18:54:53 +0300115 /* Enable second UART */
116 bcsr[0x9] &= ~0x01;
117
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400118 if (board_handle_erratum2()) {
119 void *immap = (immap_t *)(CONFIG_SYS_IMMR + 0x14a8);
120
121 /*
122 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
123 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
124 */
125 setbits_be32(immap, 0x0c003000);
126
127 /*
128 * IMMR + 0x14AC[20:27] = 10101010
129 * (data delay for both UCC's)
130 */
131 clrsetbits_be32(immap + 4, 0xff0, 0xaa0);
132 }
Dave Liu5f820432006-11-03 19:33:44 -0600133 return 0;
134}
135
Tony Li14778582007-08-17 10:35:59 +0800136int board_early_init_r(void)
137{
138#ifdef CONFIG_PQ_MDS_PIB
139 pib_init();
140#endif
141 return 0;
142}
143
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400144#ifdef CONFIG_UEC_ETH
145static uec_info_t uec_info[] = {
146#ifdef CONFIG_UEC_ETH1
147 STD_UEC_INFO(1),
148#endif
149#ifdef CONFIG_UEC_ETH2
150 STD_UEC_INFO(2),
151#endif
152};
153
154int board_eth_init(bd_t *bd)
155{
156 if (board_handle_erratum2()) {
157 int i;
158
159 for (i = 0; i < ARRAY_SIZE(uec_info); i++)
160 uec_info[i].enet_interface = ENET_1000_RGMII_RXID;
161 }
162 return uec_eth_init(bd, uec_info, ARRAY_SIZE(uec_info));
163}
164#endif /* CONFIG_UEC_ETH */
165
Peter Tyser9adda542009-06-30 17:15:50 -0500166#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu5f820432006-11-03 19:33:44 -0600167extern void ddr_enable_ecc(unsigned int dram_size);
168#endif
169int fixed_sdram(void);
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400170static int sdram_init(unsigned int base);
Dave Liu5f820432006-11-03 19:33:44 -0600171
Becky Bruce9973e3c2008-06-09 16:03:40 -0500172phys_size_t initdram(int board_type)
Dave Liu5f820432006-11-03 19:33:44 -0600173{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -0600175 u32 msize = 0;
Anton Vorontsov034477b2009-09-16 23:21:57 +0400176 u32 lbc_sdram_size;
Dave Liu5f820432006-11-03 19:33:44 -0600177
178 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
179 return -1;
180
181 /* DDR SDRAM - Main SODIMM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
Dave Liu5f820432006-11-03 19:33:44 -0600183#if defined(CONFIG_SPD_EEPROM)
184 msize = spd_sdram();
185#else
186 msize = fixed_sdram();
187#endif
188
Peter Tyser9adda542009-06-30 17:15:50 -0500189#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Dave Liu5f820432006-11-03 19:33:44 -0600190 /*
191 * Initialize DDR ECC byte
192 */
193 ddr_enable_ecc(msize * 1024 * 1024);
194#endif
195 /*
196 * Initialize SDRAM if it is on local bus.
197 */
Anton Vorontsov034477b2009-09-16 23:21:57 +0400198 lbc_sdram_size = sdram_init(msize * 1024 * 1024);
199 if (!msize)
200 msize = lbc_sdram_size;
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500201
Dave Liu5f820432006-11-03 19:33:44 -0600202 /* return total bus SDRAM size(bytes) -- DDR */
203 return (msize * 1024 * 1024);
204}
205
206#if !defined(CONFIG_SPD_EEPROM)
207/*************************************************************************
208 * fixed sdram init -- doesn't use serial presence detect.
209 ************************************************************************/
210int fixed_sdram(void)
211{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212 volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -0600213 u32 msize = 0;
214 u32 ddr_size;
215 u32 ddr_size_log2;
216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217 msize = CONFIG_SYS_DDR_SIZE;
Dave Liu5f820432006-11-03 19:33:44 -0600218 for (ddr_size = msize << 20, ddr_size_log2 = 0;
219 (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
220 if (ddr_size & 1) {
221 return -1;
222 }
223 }
224 im->sysconf.ddrlaw[0].ar =
225 LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#if (CONFIG_SYS_DDR_SIZE != 256)
Dave Liu5f820432006-11-03 19:33:44 -0600227#warning Currenly any ddr size other than 256 is not supported
228#endif
Xie Xiaobod61853c2007-02-14 18:27:17 +0800229#ifdef CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230 im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
231 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
232 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
233 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
234 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
235 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
236 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
237 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
238 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
239 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
240 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
241 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
Xie Xiaobod61853c2007-02-14 18:27:17 +0800242#else
Dave Liu5f820432006-11-03 19:33:44 -0600243 im->ddr.csbnds[0].csbnds = 0x00000007;
244 im->ddr.csbnds[1].csbnds = 0x0008000f;
245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CONFIG;
247 im->ddr.cs_config[1] = CONFIG_SYS_DDR_CONFIG;
Dave Liu5f820432006-11-03 19:33:44 -0600248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
250 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
251 im->ddr.sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Dave Liu5f820432006-11-03 19:33:44 -0600252
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
254 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Xie Xiaobod61853c2007-02-14 18:27:17 +0800255#endif
Dave Liu5f820432006-11-03 19:33:44 -0600256 udelay(200);
257 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
258
259 return msize;
260}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#endif /*!CONFIG_SYS_SPD_EEPROM */
Dave Liu5f820432006-11-03 19:33:44 -0600262
263int checkboard(void)
264{
265 puts("Board: Freescale MPC8360EMDS\n");
266 return 0;
267}
268
269/*
270 * if MPC8360EMDS is soldered with SDRAM
271 */
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400272#ifdef CONFIG_SYS_LB_SDRAM
Dave Liu5f820432006-11-03 19:33:44 -0600273/*
274 * Initialize SDRAM memory on the Local Bus.
275 */
276
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400277static int sdram_init(unsigned int base)
Dave Liu5f820432006-11-03 19:33:44 -0600278{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Haiying Wang4e190b02008-10-29 11:05:55 -0400280 volatile fsl_lbus_t *lbc = &immap->lbus;
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400281 const int sdram_size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
282 int rem = base % sdram_size;
283 uint *sdram_addr;
Dave Liu5f820432006-11-03 19:33:44 -0600284
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400285 /* window base address should be aligned to the window size */
286 if (rem)
287 base = base - rem + sdram_size;
288
289 sdram_addr = (uint *)base;
Dave Liu5f820432006-11-03 19:33:44 -0600290 /*
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400291 * Setup SDRAM Base and Option Registers
Dave Liu5f820432006-11-03 19:33:44 -0600292 */
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400293 immap->lbus.bank[2].br = base | CONFIG_SYS_BR2;
294 immap->lbus.bank[2].or = CONFIG_SYS_OR2;
295 immap->sysconf.lblaw[2].bar = base;
296 immap->sysconf.lblaw[2].ar = CONFIG_SYS_LBLAWAR2;
297
Dave Liu5f820432006-11-03 19:33:44 -0600298 /*setup mtrpt, lsrt and lbcr for LB bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
300 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
301 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
Dave Liu5f820432006-11-03 19:33:44 -0600302 asm("sync");
303
304 /*
305 * Configure the SDRAM controller Machine Mode Register.
306 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* Normal Operation */
308 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* Precharge All Banks */
Dave Liu5f820432006-11-03 19:33:44 -0600309 asm("sync");
310 *sdram_addr = 0xff;
311 udelay(100);
312
313 /*
314 * We need do 8 times auto refresh operation.
315 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
Dave Liu5f820432006-11-03 19:33:44 -0600317 asm("sync");
318 *sdram_addr = 0xff; /* 1 times */
319 udelay(100);
320 *sdram_addr = 0xff; /* 2 times */
321 udelay(100);
322 *sdram_addr = 0xff; /* 3 times */
323 udelay(100);
324 *sdram_addr = 0xff; /* 4 times */
325 udelay(100);
326 *sdram_addr = 0xff; /* 5 times */
327 udelay(100);
328 *sdram_addr = 0xff; /* 6 times */
329 udelay(100);
330 *sdram_addr = 0xff; /* 7 times */
331 udelay(100);
332 *sdram_addr = 0xff; /* 8 times */
333 udelay(100);
334
335 /* Mode register write operation */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
Dave Liu5f820432006-11-03 19:33:44 -0600337 asm("sync");
338 *(sdram_addr + 0xcc) = 0xff;
339 udelay(100);
340
341 /* Normal operation */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342 lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5 | 0x40000000;
Dave Liu5f820432006-11-03 19:33:44 -0600343 asm("sync");
344 *sdram_addr = 0xff;
345 udelay(100);
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400346
347 /*
348 * In non-aligned case we don't [normally] use that memory because
349 * there is a hole.
350 */
351 if (rem)
352 return 0;
353 return CONFIG_SYS_LBC_SDRAM_SIZE;
Dave Liu5f820432006-11-03 19:33:44 -0600354}
355#else
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400356static int sdram_init(unsigned int base) { return 0; }
Dave Liu5f820432006-11-03 19:33:44 -0600357#endif
358
Kim Phillips3fde9e82007-08-15 22:30:33 -0500359#if defined(CONFIG_OF_BOARD_SETUP)
360void ft_board_setup(void *blob, bd_t *bd)
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600361{
Kim Phillips3fde9e82007-08-15 22:30:33 -0500362 ft_cpu_setup(blob, bd);
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400363#ifdef CONFIG_PCI
364 ft_pci_setup(blob, bd);
365#endif
Kim Phillips24f86842007-11-09 14:28:08 -0600366 /*
367 * mpc8360ea pb mds errata 2: RGMII timing
368 * if on mpc8360ea rev. 2.1,
369 * change both ucc phy-connection-types from rgmii-id to rgmii-rxid
370 */
Anton Vorontsov89da44c2009-09-16 23:21:59 +0400371 if (board_handle_erratum2()) {
Kim Phillips24f86842007-11-09 14:28:08 -0600372 int nodeoffset;
Kim Phillipsf6020822007-12-10 14:16:22 -0600373 const char *prop;
Kim Phillips363eea92008-01-15 09:51:12 -0600374 int path;
Kim Phillips24f86842007-11-09 14:28:08 -0600375
Kim Phillipsf09880e2008-01-14 16:14:46 -0600376 nodeoffset = fdt_path_offset(blob, "/aliases");
Kim Phillips24f86842007-11-09 14:28:08 -0600377 if (nodeoffset >= 0) {
Kim Phillips5b8bc602007-12-20 14:09:22 -0600378#if defined(CONFIG_HAS_ETH0)
379 /* fixup UCC 1 if using rgmii-id mode */
Kim Phillips363eea92008-01-15 09:51:12 -0600380 prop = fdt_getprop(blob, nodeoffset, "ethernet0", NULL);
381 if (prop) {
382 path = fdt_path_offset(blob, prop);
Kim Phillipsf09880e2008-01-14 16:14:46 -0600383 prop = fdt_getprop(blob, path,
384 "phy-connection-type", 0);
Kim Phillips5b8bc602007-12-20 14:09:22 -0600385 if (prop && (strcmp(prop, "rgmii-id") == 0))
Kim Phillipsf09880e2008-01-14 16:14:46 -0600386 fdt_setprop(blob, path,
387 "phy-connection-type",
388 "rgmii-rxid",
389 sizeof("rgmii-rxid"));
Kim Phillips5b8bc602007-12-20 14:09:22 -0600390 }
391#endif
392#if defined(CONFIG_HAS_ETH1)
393 /* fixup UCC 2 if using rgmii-id mode */
Kim Phillips363eea92008-01-15 09:51:12 -0600394 prop = fdt_getprop(blob, nodeoffset, "ethernet1", NULL);
395 if (prop) {
396 path = fdt_path_offset(blob, prop);
Kim Phillipsf09880e2008-01-14 16:14:46 -0600397 prop = fdt_getprop(blob, path,
398 "phy-connection-type", 0);
Kim Phillips5b8bc602007-12-20 14:09:22 -0600399 if (prop && (strcmp(prop, "rgmii-id") == 0))
Kim Phillipsf09880e2008-01-14 16:14:46 -0600400 fdt_setprop(blob, path,
401 "phy-connection-type",
402 "rgmii-rxid",
403 sizeof("rgmii-rxid"));
Kim Phillips5b8bc602007-12-20 14:09:22 -0600404 }
405#endif
Kim Phillips24f86842007-11-09 14:28:08 -0600406 }
407 }
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600408}
Kim Phillips3fde9e82007-08-15 22:30:33 -0500409#endif