blob: e42fa6dcc82b99fc99e13265a1bd43e397f86f5f [file] [log] [blame]
wdenk138ff602004-12-16 15:52:40 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk138ff602004-12-16 15:52:40 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenk151ab832005-02-24 22:44:16 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34#define CONFIG_INKA4X0 1 /* INKA4x0 board */
wdenk138ff602004-12-16 15:52:40 +000035
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk138ff602004-12-16 15:52:40 +000037
wdenk151ab832005-02-24 22:44:16 +000038#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk138ff602004-12-16 15:52:40 +000040
wdenk151ab832005-02-24 22:44:16 +000041#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
42
Becky Bruce31d82672008-05-08 19:02:12 -050043#define CONFIG_HIGH_BATS 1 /* High BATs supported */
44
wdenk138ff602004-12-16 15:52:40 +000045/*
46 * Serial console configuration
47 */
wdenk151ab832005-02-24 22:44:16 +000048#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk138ff602004-12-16 15:52:40 +000051
52/*
wdenk436be292005-01-31 22:09:11 +000053 * PCI Mapping:
54 * 0x40000000 - 0x4fffffff - PCI Memory
55 * 0x50000000 - 0x50ffffff - PCI IO Space
56 */
57#define CONFIG_PCI 1
58#define CONFIG_PCI_PNP 1
59#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050060#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk436be292005-01-31 22:09:11 +000061
62#define CONFIG_PCI_MEM_BUS 0x40000000
63#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
64#define CONFIG_PCI_MEM_SIZE 0x10000000
65
66#define CONFIG_PCI_IO_BUS 0x50000000
67#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
68#define CONFIG_PCI_IO_SIZE 0x01000000
69
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_XLB_PIPELINING 1
wdenk436be292005-01-31 22:09:11 +000071
72/* Partitions */
73#define CONFIG_MAC_PARTITION
74#define CONFIG_DOS_PARTITION
75#define CONFIG_ISO_PARTITION
76
wdenk138ff602004-12-16 15:52:40 +000077
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050078/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050079 * BOOTP options
80 */
81#define CONFIG_BOOTP_BOOTFILESIZE
82#define CONFIG_BOOTP_BOOTPATH
83#define CONFIG_BOOTP_GATEWAY
84#define CONFIG_BOOTP_HOSTNAME
85
86
87/*
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -050088 * Command line configuration.
89 */
90#include <config_cmd_default.h>
91
92#define CONFIG_CMD_DHCP
93#define CONFIG_CMD_EXT2
94#define CONFIG_CMD_FAT
95#define CONFIG_CMD_IDE
96#define CONFIG_CMD_NFS
97#define CONFIG_CMD_PCI
98#define CONFIG_CMD_SNTP
99#define CONFIG_CMD_USB
100
wdenk138ff602004-12-16 15:52:40 +0000101
wdenkb05dcb52005-03-04 11:27:31 +0000102#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
103
wdenk138ff602004-12-16 15:52:40 +0000104#if (TEXT_BASE == 0xFFE00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105# define CONFIG_SYS_LOWBOOT 1
wdenk138ff602004-12-16 15:52:40 +0000106#endif
107
108/*
109 * Autobooting
110 */
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100111#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
wdenk138ff602004-12-16 15:52:40 +0000112
113#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100114 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk138ff602004-12-16 15:52:40 +0000115 "echo"
116
117#undef CONFIG_BOOTARGS
118
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100119#define CONFIG_ETHADDR 00:a0:a4:03:00:00
120#define CONFIG_OVERWRITE_ETHADDR_ONCE
121
122#define CONFIG_IPADDR 192.168.100.2
123#define CONFIG_SERVERIP 192.168.100.1
124#define CONFIG_NETMASK 255.255.255.0
125#define HOSTNAME inka4x0
126#define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
127#define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
128
wdenk138ff602004-12-16 15:52:40 +0000129#define CONFIG_EXTRA_ENV_SETTINGS \
130 "netdev=eth0\0" \
131 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100132 "nfsroot=${serverip}:${rootpath}\0" \
wdenk138ff602004-12-16 15:52:40 +0000133 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100134 "addip=setenv bootargs ${bootargs} " \
135 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
136 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100137 "addcons=setenv bootargs ${bootargs} " \
138 "console=ttyS0,${baudrate}\0" \
139 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100140 "bootm ${kernel_addr}\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100141 "net_nfs=tftp 200000 ${bootfile};" \
142 "run nfsargs addip addcons;bootm\0" \
143 "enable_disp=mw.l 100000 04000000 1;" \
144 "cp.l 100000 f0000b20 1;" \
145 "cp.l 100000 f0000b28 1\0" \
146 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
147 "ide_boot=ext2load ide 0:1 200000 uImage;" \
Marian Balakowiczf23cb342007-11-15 13:24:43 +0100148 "run ideargs addip addcons enable_disp;bootm\0" \
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100149 "brightness=255\0" \
wdenk138ff602004-12-16 15:52:40 +0000150 ""
151
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100152#define CONFIG_BOOTCOMMAND "run ide_boot"
wdenk138ff602004-12-16 15:52:40 +0000153
154/*
155 * IPB Bus clocking configuration.
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk138ff602004-12-16 15:52:40 +0000158
159/*
160 * Flash configuration
161 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200163#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_BASE 0xffe00000
165#define CONFIG_SYS_FLASH_SIZE 0x00200000
166#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
167#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
168#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
169#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
wdenk138ff602004-12-16 15:52:40 +0000170
171/*
172 * Environment settings
173 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200174#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200176#define CONFIG_ENV_SIZE 0x2000
177#define CONFIG_ENV_SECT_SIZE 0x2000
wdenk138ff602004-12-16 15:52:40 +0000178#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
wdenk138ff602004-12-16 15:52:40 +0000180
181/*
182 * Memory map
183 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_MBAR 0xF0000000
185#define CONFIG_SYS_SDRAM_BASE 0x00000000
186#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk138ff602004-12-16 15:52:40 +0000187
Marian Balakowicz5fb6d712007-11-15 13:29:55 +0100188/*
189 * SDRAM controller configuration
190 */
191#undef CONFIG_SDR_MT48LC16M16A2
192#undef CONFIG_DDR_MT46V16M16
193#undef CONFIG_DDR_MT46V32M16
194#undef CONFIG_DDR_HYB25D512160BF
195#define CONFIG_DDR_K4H511638C
wdenk138ff602004-12-16 15:52:40 +0000196
197/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
wdenk138ff602004-12-16 15:52:40 +0000199#ifdef CONFIG_POST
200/* preserve space for the post_word at end of on-chip SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
wdenk138ff602004-12-16 15:52:40 +0000202#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
wdenk138ff602004-12-16 15:52:40 +0000204#endif
205
206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
208#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
209#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk138ff602004-12-16 15:52:40 +0000210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
212#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
213# define CONFIG_SYS_RAMBOOT 1
wdenk138ff602004-12-16 15:52:40 +0000214#endif
215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
217#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
218#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk138ff602004-12-16 15:52:40 +0000219
220/*
221 * Ethernet configuration
222 */
223#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800224#define CONFIG_MPC5xxx_FEC_MII100
wdenk138ff602004-12-16 15:52:40 +0000225/*
Ben Warren86321fc2009-02-05 23:58:25 -0800226 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
wdenk138ff602004-12-16 15:52:40 +0000227 */
Ben Warren86321fc2009-02-05 23:58:25 -0800228/* #define CONFIG_MPC5xxx_FEC_MII10 */
wdenk138ff602004-12-16 15:52:40 +0000229#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk84e106c2006-02-07 15:18:25 +0100230#define CONFIG_MII
wdenk138ff602004-12-16 15:52:40 +0000231
232/*
233 * GPIO configuration
234 *
wdenk9f709b62005-04-22 15:09:09 +0000235 * use CS1 as gpio_wkup_6 output
236 * Bit 0 (mask: 0x80000000): 0
wdenk138ff602004-12-16 15:52:40 +0000237 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
238 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
239 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
240 * EEPROM
241 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
242 * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
243 * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
wdenk138ff602004-12-16 15:52:40 +0000244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_GPS_PORT_CONFIG 0x01001004
wdenk138ff602004-12-16 15:52:40 +0000246
247/*
248 * RTC configuration
249 */
250#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
251
252/*
253 * Miscellaneous configurable options
254 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_LONGHELP /* undef to save memory */
256#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500257#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000259#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000261#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
263#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
264#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk138ff602004-12-16 15:52:40 +0000265
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500267#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger1d2c6bc2007-07-04 22:32:32 -0500269#endif
270
wdenk138ff602004-12-16 15:52:40 +0000271/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_ALT_MEMTEST
wdenk138ff602004-12-16 15:52:40 +0000273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
275#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk138ff602004-12-16 15:52:40 +0000276
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk138ff602004-12-16 15:52:40 +0000278
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk138ff602004-12-16 15:52:40 +0000280
281/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -0500282 * Enable loopw command.
wdenk138ff602004-12-16 15:52:40 +0000283 */
284#define CONFIG_LOOPW
285
286/*
287 * Various low-level settings
288 */
289#if defined(CONFIG_MPC5200)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
291#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk138ff602004-12-16 15:52:40 +0000292#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_HID0_INIT 0
294#define CONFIG_SYS_HID0_FINAL 0
wdenk138ff602004-12-16 15:52:40 +0000295#endif
296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
298#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
299#define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
300#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
301#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk138ff602004-12-16 15:52:40 +0000302
wdenke58cf2a2005-02-27 23:46:58 +0000303/* 32Mbit SRAM @0x30000000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_CS1_START 0x30000000
305#define CONFIG_SYS_CS1_SIZE 0x00400000
306#define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenke58cf2a2005-02-27 23:46:58 +0000307
308/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_CS2_START 0x80000000
310#define CONFIG_SYS_CS2_SIZE 0x0001000
311#define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
wdenke58cf2a2005-02-27 23:46:58 +0000312
wdenkf4733a02005-03-06 01:21:30 +0000313/* GPIO in @0x30400000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_CS3_START 0x30400000
315#define CONFIG_SYS_CS3_SIZE 0x00100000
316#define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
wdenkf4733a02005-03-06 01:21:30 +0000317
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_CS_BURST 0x00000000
319#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk138ff602004-12-16 15:52:40 +0000320
wdenk436be292005-01-31 22:09:11 +0000321/*-----------------------------------------------------------------------
322 * USB stuff
323 *-----------------------------------------------------------------------
324 */
325#define CONFIG_USB_OHCI
wdenk151ab832005-02-24 22:44:16 +0000326#define CONFIG_USB_CLOCK 0x00015555
327#define CONFIG_USB_CONFIG 0x00001000
wdenk1968e612005-02-24 23:23:29 +0000328#define CONFIG_USB_STORAGE
wdenk436be292005-01-31 22:09:11 +0000329
wdenkb05dcb52005-03-04 11:27:31 +0000330/*-----------------------------------------------------------------------
331 * IDE/ATA stuff Supports IDE harddisk
332 *-----------------------------------------------------------------------
333 */
334
335#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
336
337#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
338#undef CONFIG_IDE_LED /* LED for ide not supported */
339
340#define CONFIG_IDE_RESET /* reset for ide supported */
341#define CONFIG_IDE_PREINIT
342
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
344#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenkb05dcb52005-03-04 11:27:31 +0000345
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
347#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
348#define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
349#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
350#define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
351#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
wdenkb05dcb52005-03-04 11:27:31 +0000352
353#define CONFIG_ATAPI 1
Wolfgang Denk1806c752005-09-21 10:07:56 +0200354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
wdenkb05dcb52005-03-04 11:27:31 +0000356
wdenk138ff602004-12-16 15:52:40 +0000357#endif /* __CONFIG_H */