blob: 8a689b35730f5c0bf0cbf3c8ec2b7c2e4ff41171 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/* ------------------------------------------------------------------------- */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21
22#define CONFIG_MPC824X 1
23#define CONFIG_MPC8240 1
24#define CONFIG_SANDPOINT 1
25
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xFFF00000
Wolfgang Denkde550d62010-11-23 23:48:56 +010027#define CONFIG_SYS_LDSCRIPT "board/sandpoint/u-boot.lds"
Wolfgang Denk2ae18242010-10-06 09:05:45 +020028
wdenkc6097192002-11-03 00:24:07 +000029#if 0
30#define USE_DINK32 1
31#else
32#undef USE_DINK32
33#endif
34
35#define CONFIG_CONS_INDEX 1
wdenk149dded2003-09-10 18:20:28 +000036#define CONFIG_BAUDRATE 9600
37
38#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
39
40#define CONFIG_TIMESTAMP /* Print image info with timestamp */
41
42#define CONFIG_PREBOOT "echo;" \
43 "echo Type \"run net_nfs\" to mount root filesystem over NFS;" \
44 "echo"
45
46#undef CONFIG_BOOTARGS
47
48#define CONFIG_EXTRA_ENV_SETTINGS \
49 "netdev=eth0\0" \
50 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010051 "nfsroot=${serverip}:${rootpath}\0" \
wdenk149dded2003-09-10 18:20:28 +000052 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010053 "addip=setenv bootargs ${bootargs} " \
54 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
55 ":${hostname}:${netdev}:off panic=1\0" \
56 "net_self=tftp ${kernel_addr} ${bootfile};" \
57 "tftp ${ramdisk_addr} ${ramdisk};" \
wdenk149dded2003-09-10 18:20:28 +000058 "run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010059 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
60 "net_nfs=tftp ${kernel_addr} ${bootfile};" \
wdenk149dded2003-09-10 18:20:28 +000061 "run nfsargs addip;bootm\0" \
62 "rootpath=/opt/eldk/ppc_82xx\0" \
63 "bootfile=/tftpboot/SP8240/uImage\0" \
64 "ramdisk=/tftpboot/SP8240/uRamdisk\0" \
65 "kernel_addr=200000\0" \
66 "ramdisk_addr=400000\0" \
67 ""
68#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc6097192002-11-03 00:24:07 +000069
wdenkc6097192002-11-03 00:24:07 +000070
Jon Loeligerfe7f7822007-07-08 15:02:44 -050071/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050072 * BOOTP options
73 */
74#define CONFIG_BOOTP_BOOTFILESIZE
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_GATEWAY
77#define CONFIG_BOOTP_HOSTNAME
78
79
80/*
Jon Loeligerfe7f7822007-07-08 15:02:44 -050081 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
85#define CONFIG_CMD_DHCP
86#define CONFIG_CMD_ELF
87#define CONFIG_CMD_I2C
88#define CONFIG_CMD_SDRAM
89#define CONFIG_CMD_EEPROM
90#define CONFIG_CMD_NFS
91#define CONFIG_CMD_PCI
92#define CONFIG_CMD_SNTP
93
wdenkc6097192002-11-03 00:24:07 +000094
wdenk149dded2003-09-10 18:20:28 +000095#define CONFIG_DRAM_SPEED 100 /* MHz */
wdenkc6097192002-11-03 00:24:07 +000096
97/*
98 * Miscellaneous configurable options
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
102#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
103#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
105#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenkc6097192002-11-03 00:24:07 +0000106
107/*-----------------------------------------------------------------------
108 * PCI stuff
109 *-----------------------------------------------------------------------
110 */
111#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000112#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc6097192002-11-03 00:24:07 +0000113#undef CONFIG_PCI_PNP
114
wdenkc6097192002-11-03 00:24:07 +0000115
116#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkc6097192002-11-03 00:24:07 +0000118
119#define PCI_ENET0_IOADDR 0x80000000
120#define PCI_ENET0_MEMADDR 0x80000000
121#define PCI_ENET1_IOADDR 0x81000000
122#define PCI_ENET1_MEMADDR 0x81000000
123
124
125/*-----------------------------------------------------------------------
126 * Start addresses for the final memory configuration
127 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000129 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_SDRAM_BASE 0x00000000
131#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
wdenkc6097192002-11-03 00:24:07 +0000132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkc6097192002-11-03 00:24:07 +0000134
135#if defined (USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_MONITOR_LEN 0x00030000
137#define CONFIG_SYS_MONITOR_BASE 0x00090000
138#define CONFIG_SYS_RAMBOOT 1
139#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Wolfgang Denk553f0982010-10-26 13:32:32 +0200140#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200141#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000143#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#undef CONFIG_SYS_RAMBOOT
145#define CONFIG_SYS_MONITOR_LEN 0x00030000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200146#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000147
wdenkc6097192002-11-03 00:24:07 +0000148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200150#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200151#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000152
153#endif
154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_BASE 0xFFF00000
wdenkc6097192002-11-03 00:24:07 +0000156#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_SIZE (512 * 1024) /* sandpoint has tiny eeprom */
wdenkc6097192002-11-03 00:24:07 +0000158#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_SIZE (1024 * 1024) /* Unity has onboard 1MByte flash */
wdenkc6097192002-11-03 00:24:07 +0000160#endif
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200161#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200162#define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
163#define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
168#define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenkc6097192002-11-03 00:24:07 +0000171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_ISA_MEM 0xFD000000
173#define CONFIG_SYS_ISA_IO 0xFE000000
wdenkc6097192002-11-03 00:24:07 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
176#define CONFIG_SYS_FLASH_RANGE_SIZE 0x01000000
wdenkc6097192002-11-03 00:24:07 +0000177#define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
178#define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
179
180/*
181 * select i2c support configuration
182 *
183 * Supported configurations are {none, software, hardware} drivers.
184 * If the software driver is chosen, there are some additional
185 * configuration items that the driver uses to drive the port pins.
186 */
Heiko Schocherea818db2013-01-29 08:53:15 +0100187#define CONFIG_HARD_I2C 1 /* To enable I2C support */
188#undef CONFIG_SYS_I2C_SOFT
189#define CONFIG_SYS_I2C_SLAVE 0x7F
190#define CONFIG_SYS_I2C_SPEED 400000
wdenkc6097192002-11-03 00:24:07 +0000191
Heiko Schocherea818db2013-01-29 08:53:15 +0100192#ifdef CONFIG_SYS_I2C_SOFT
wdenkc6097192002-11-03 00:24:07 +0000193#error "Soft I2C is not configured properly. Please review!"
Heiko Schocherea818db2013-01-29 08:53:15 +0100194#define CONFIG_SYS_I2C
195#define CONFIG_SYS_I2C_SOFT_SPEED 50000
196#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
wdenkc6097192002-11-03 00:24:07 +0000197#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
198#define I2C_ACTIVE (iop->pdir |= 0x00010000)
199#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
200#define I2C_READ ((iop->pdat & 0x00010000) != 0)
201#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
202 else iop->pdat &= ~0x00010000
203#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
204 else iop->pdat &= ~0x00020000
205#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
Heiko Schocherea818db2013-01-29 08:53:15 +0100206#endif /* CONFIG_SYS_I2C_SOFT */
wdenkc6097192002-11-03 00:24:07 +0000207
208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
210#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
211#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 /* write page size */
212#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +0000213
214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
wdenkc6097192002-11-03 00:24:07 +0000216
217/*-----------------------------------------------------------------------
218 * Definitions for initial stack pointer and data area (in DPRAM)
219 */
220
221
Wolfgang Denk57d6c582010-11-23 23:17:18 +0100222/* #define CONFIG_WINBOND_83C553 1 / *has a winbond bridge */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
224#define CONFIG_SYS_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
225#define CONFIG_SYS_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
wdenkc6097192002-11-03 00:24:07 +0000226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
228#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000229
230/*
231 * NS87308 Configuration
232 */
Jean-Christophe PLAGNIOL-VILLARD55d6d2d2008-08-13 01:40:40 +0200233#define CONFIG_NS87308 /* Nat Semi super-io controller on ISA bus */
wdenkc6097192002-11-03 00:24:07 +0000234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_NS87308_BADDR_10 1
wdenkc6097192002-11-03 00:24:07 +0000236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_NS87308_DEVS ( CONFIG_SYS_NS87308_UART1 | \
238 CONFIG_SYS_NS87308_UART2 | \
239 CONFIG_SYS_NS87308_POWRMAN | \
240 CONFIG_SYS_NS87308_RTC_APC )
wdenkc6097192002-11-03 00:24:07 +0000241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#undef CONFIG_SYS_NS87308_PS2MOD
wdenkc6097192002-11-03 00:24:07 +0000243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_NS87308_CS0_BASE 0x0076
245#define CONFIG_SYS_NS87308_CS0_CONF 0x30
246#define CONFIG_SYS_NS87308_CS1_BASE 0x0075
247#define CONFIG_SYS_NS87308_CS1_CONF 0x30
248#define CONFIG_SYS_NS87308_CS2_BASE 0x0074
249#define CONFIG_SYS_NS87308_CS2_CONF 0x30
wdenkc6097192002-11-03 00:24:07 +0000250
251/*
252 * NS16550 Configuration
253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_NS16550
255#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc6097192002-11-03 00:24:07 +0000258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_NS16550_CLK 1843200
wdenkc6097192002-11-03 00:24:07 +0000260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART1_BASE)
262#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART2_BASE)
wdenkc6097192002-11-03 00:24:07 +0000263
264/*
265 * Low Level Configuration Settings
266 * (address mappings, register initial values, etc.)
267 * You should know what you are doing if you make changes here.
268 */
269
270#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
wdenk7cb22f92003-12-27 19:24:54 +0000271#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 1
wdenkc6097192002-11-03 00:24:07 +0000272
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_ROMNAL 7 /*rom/flash next access time */
274#define CONFIG_SYS_ROMFAL 11 /*rom/flash access time */
wdenkc6097192002-11-03 00:24:07 +0000275
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_REFINT 430 /* no of clock cycles between CBR refresh cycles */
wdenkc6097192002-11-03 00:24:07 +0000277
278/* the following are for SDRAM only*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
280#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
281#define CONFIG_SYS_RDLAT 4 /* data latency from read command */
282#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
283#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
284#define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
285#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
286#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
287#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length 2=4, 3=8 */
wdenkc6097192002-11-03 00:24:07 +0000288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
wdenkc6097192002-11-03 00:24:07 +0000290
291/* memory bank settings*/
292/*
293 * only bits 20-29 are actually used from these vales to set the
294 * start/end address the upper two bits will be 0, and the lower 20
295 * bits will be set to 0x00000 for a start address, or 0xfffff for an
296 * end address
297 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_BANK0_START 0x00000000
299#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
300#define CONFIG_SYS_BANK0_ENABLE 1
301#define CONFIG_SYS_BANK1_START 0x3ff00000
302#define CONFIG_SYS_BANK1_END 0x3fffffff
303#define CONFIG_SYS_BANK1_ENABLE 0
304#define CONFIG_SYS_BANK2_START 0x3ff00000
305#define CONFIG_SYS_BANK2_END 0x3fffffff
306#define CONFIG_SYS_BANK2_ENABLE 0
307#define CONFIG_SYS_BANK3_START 0x3ff00000
308#define CONFIG_SYS_BANK3_END 0x3fffffff
309#define CONFIG_SYS_BANK3_ENABLE 0
310#define CONFIG_SYS_BANK4_START 0x00000000
311#define CONFIG_SYS_BANK4_END 0x00000000
312#define CONFIG_SYS_BANK4_ENABLE 0
313#define CONFIG_SYS_BANK5_START 0x00000000
314#define CONFIG_SYS_BANK5_END 0x00000000
315#define CONFIG_SYS_BANK5_ENABLE 0
316#define CONFIG_SYS_BANK6_START 0x00000000
317#define CONFIG_SYS_BANK6_END 0x00000000
318#define CONFIG_SYS_BANK6_ENABLE 0
319#define CONFIG_SYS_BANK7_START 0x00000000
320#define CONFIG_SYS_BANK7_END 0x00000000
321#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000322/*
323 * Memory bank enable bitmask, specifying which of the banks defined above
324 are actually present. MSB is for bank #7, LSB is for bank #0.
325 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_BANK_ENABLE 0x01
wdenkc6097192002-11-03 00:24:07 +0000327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
wdenkc6097192002-11-03 00:24:07 +0000329 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenkc6097192002-11-03 00:24:07 +0000331 /* currently accessed page in memory */
332 /* see 8240 book for details */
333
334/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
336#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000337
338/* stack in DCACHE @ 1GB (no backing mem) */
339#if defined(USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
341#define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
wdenkc6097192002-11-03 00:24:07 +0000342#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
344#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000345#endif
346
347/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
349#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000350
351/* Flash, config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
353#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
356#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
357#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
358#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
359#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
360#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
361#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
362#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000363
364/*
365 * For booting Linux, the board info and command line data
366 * have to be in the first 8 MB of memory, since this is
367 * the maximum mapped by the Linux kernel during initialization.
368 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000370/*-----------------------------------------------------------------------
371 * FLASH organization
372 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
374#define CONFIG_SYS_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000375
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
377#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000378
379/*-----------------------------------------------------------------------
380 * Cache Configuration
381 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeligerfe7f7822007-07-08 15:02:44 -0500383#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000385#endif
386
wdenkc6097192002-11-03 00:24:07 +0000387/* values according to the manual */
388
389#define CONFIG_DRAM_50MHZ 1
390#define CONFIG_SDRAM_50MHZ
391
392#undef NR_8259_INTS
393#define NR_8259_INTS 1
394
395
396#define CONFIG_DISK_SPINUP_TIME 1000000
397
398
399#endif /* __CONFIG_H */