blob: e4f0d19a4157f3cfab0eafc14f3c295360ea5776 [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroesea20b27a2004-12-16 18:05:42 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
Stefan Roese82f4c6a2005-08-12 16:52:47 +020019#define CONFIG_IDENT_STRING " $Name: $"
stroesea20b27a2004-12-16 18:05:42 +000020
21#define CONFIG_405EP 1 /* This is a PPC405 CPU */
stroesea20b27a2004-12-16 18:05:42 +000022#define CONFIG_WUH405 1 /* ...on a WUH405 board */
23
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
25
stroesea20b27a2004-12-16 18:05:42 +000026#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
27#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
28
29#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
30
31#define CONFIG_BAUDRATE 9600
32#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
33
34#undef CONFIG_BOOTARGS
35#undef CONFIG_BOOTCOMMAND
36
37#define CONFIG_PREBOOT /* enable preboot variable */
38
39#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea20b27a2004-12-16 18:05:42 +000041
Ben Warren96e21f82008-10-27 23:50:15 -070042#define CONFIG_PPC4xx_EMAC
stroesea20b27a2004-12-16 18:05:42 +000043#define CONFIG_MII 1 /* MII PHY management */
44#define CONFIG_PHY_ADDR 0 /* PHY address */
45#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
46
47#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
48
stroesea20b27a2004-12-16 18:05:42 +000049
Jon Loeligera5562902007-07-08 15:31:57 -050050/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050051 * BOOTP options
52 */
53#define CONFIG_BOOTP_BOOTFILESIZE
54#define CONFIG_BOOTP_BOOTPATH
55#define CONFIG_BOOTP_GATEWAY
56#define CONFIG_BOOTP_HOSTNAME
57
58
59/*
Jon Loeligera5562902007-07-08 15:31:57 -050060 * Command line configuration.
61 */
62#include <config_cmd_default.h>
63
64#define CONFIG_CMD_DHCP
65#define CONFIG_CMD_IRQ
66#define CONFIG_CMD_ELF
67#define CONFIG_CMD_NAND
68#define CONFIG_CMD_DATE
69#define CONFIG_CMD_I2C
70#define CONFIG_CMD_MII
71#define CONFIG_CMD_PING
72#define CONFIG_CMD_EEPROM
73
stroesea20b27a2004-12-16 18:05:42 +000074
75#undef CONFIG_WATCHDOG /* watchdog disabled */
76
77#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroesea20b27a2004-12-16 18:05:42 +000079
80#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
81
82/*
83 * Miscellaneous configurable options
84 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroesea20b27a2004-12-16 18:05:42 +000086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
stroesea20b27a2004-12-16 18:05:42 +000088
Jon Loeligera5562902007-07-08 15:31:57 -050089#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +000091#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +000093#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
95#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
96#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +000097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea20b27a2004-12-16 18:05:42 +000099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea20b27a2004-12-16 18:05:42 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
103#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea20b27a2004-12-16 18:05:42 +0000104
Stefan Roese550650d2010-09-20 16:05:31 +0200105#define CONFIG_CONS_INDEX 2 /* Use UART1 */
106#define CONFIG_SYS_NS16550
107#define CONFIG_SYS_NS16550_SERIAL
108#define CONFIG_SYS_NS16550_REG_SIZE 1
109#define CONFIG_SYS_NS16550_CLK get_serial_clock()
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_BASE_BAUD 691200
stroesea20b27a2004-12-16 18:05:42 +0000113
114/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea20b27a2004-12-16 18:05:42 +0000116 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
117 57600, 115200, 230400, 460800, 921600 }
118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
120#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea20b27a2004-12-16 18:05:42 +0000121
stroesea20b27a2004-12-16 18:05:42 +0000122#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
123
124#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea20b27a2004-12-16 18:05:42 +0000127
128/*-----------------------------------------------------------------------
129 * NAND-FLASH stuff
130 *-----------------------------------------------------------------------
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200134#define NAND_BIG_DELAY_US 25
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
137#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
138#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
139#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
stroesea20b27a2004-12-16 18:05:42 +0000140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
stroesea20b27a2004-12-16 18:05:42 +0000142
143/*-----------------------------------------------------------------------
144 * PCI stuff
145 *-----------------------------------------------------------------------
146 */
147#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
148#define PCI_HOST_FORCE 1 /* configure as pci host */
149#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
150
151#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000152#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
stroesea20b27a2004-12-16 18:05:42 +0000153#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
154#undef CONFIG_PCI_PNP /* do pci plug-and-play */
155 /* resource configuration */
156
157#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
160#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
161#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
162#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
163#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
164#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
165#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
166#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
167#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesea20b27a2004-12-16 18:05:42 +0000168
169/*-----------------------------------------------------------------------
170 * Start addresses for the final memory configuration
171 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea20b27a2004-12-16 18:05:42 +0000173 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_SDRAM_BASE 0x00000000
175#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
176#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
177#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
178#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesea20b27a2004-12-16 18:05:42 +0000179
180/*
181 * For booting Linux, the board info and command line data
182 * have to be in the first 8 MB of memory, since this is
183 * the maximum mapped by the Linux kernel during initialization.
184 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroesea20b27a2004-12-16 18:05:42 +0000186/*-----------------------------------------------------------------------
187 * FLASH organization
188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
190#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesea20b27a2004-12-16 18:05:42 +0000191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
193#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroesea20b27a2004-12-16 18:05:42 +0000194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
196#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
197#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesea20b27a2004-12-16 18:05:42 +0000198/*
199 * The following defines are added for buggy IOP480 byte interface.
200 * All other boards should use the standard values (CPCI405 etc.)
201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
203#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
204#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesea20b27a2004-12-16 18:05:42 +0000205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea20b27a2004-12-16 18:05:42 +0000207
208#if 0 /* test-only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
210#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroesea20b27a2004-12-16 18:05:42 +0000211#endif
212
213/*-----------------------------------------------------------------------
214 * Environment Variable setup
215 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200216#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200217#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
218#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroesea20b27a2004-12-16 18:05:42 +0000219 /* total size of a CAT24WC16 is 2048 bytes */
220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
222#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesea20b27a2004-12-16 18:05:42 +0000223
224/*-----------------------------------------------------------------------
225 * I2C EEPROM (CAT24WC16) for environment
226 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000227#define CONFIG_SYS_I2C
228#define CONFIG_SYS_I2C_PPC4XX
229#define CONFIG_SYS_I2C_PPC4XX_CH0
230#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
231#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroesea20b27a2004-12-16 18:05:42 +0000232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
234#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea20b27a2004-12-16 18:05:42 +0000235/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
237#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea20b27a2004-12-16 18:05:42 +0000238 /* 16 byte page write mode using*/
239 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea20b27a2004-12-16 18:05:42 +0000241
stroesea20b27a2004-12-16 18:05:42 +0000242/*
243 * Init Memory Controller:
244 *
245 * BR0/1 and OR0/1 (FLASH)
246 */
247
248#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
249
250/*-----------------------------------------------------------------------
251 * External Bus Controller (EBC) Setup
252 */
253
254/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_EBC_PB0AP 0x92015480
256/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
257#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000258
259/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_EBC_PB1AP 0x92015480
261#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000262
263/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
265#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000266
267/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
269#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000270
271#define CAN_BA 0xF0000000 /* CAN Base Address */
272#define DUART0_BA 0xF0000400 /* DUART Base Address */
273#define DUART1_BA 0xF0000408 /* DUART Base Address */
274#define DUART2_BA 0xF0000410 /* DUART Base Address */
275#define DUART3_BA 0xF0000418 /* DUART Base Address */
276#define RTC_BA 0xF0000500 /* RTC Base Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_NAND_BASE 0xF4000000
stroesea20b27a2004-12-16 18:05:42 +0000278
279/*-----------------------------------------------------------------------
280 * FPGA stuff
281 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
283#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroesea20b27a2004-12-16 18:05:42 +0000284
285/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
287#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
288#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
289#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
290#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesea20b27a2004-12-16 18:05:42 +0000291
292/*-----------------------------------------------------------------------
293 * Definitions for initial stack pointer and data area (in data cache)
294 */
295/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea20b27a2004-12-16 18:05:42 +0000297
298/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
300#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
301#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200302#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroesea20b27a2004-12-16 18:05:42 +0000303
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200304#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea20b27a2004-12-16 18:05:42 +0000306
307/*-----------------------------------------------------------------------
308 * Definitions for GPIO setup (PPC405EP specific)
309 *
310 * GPIO0[0] - External Bus Controller BLAST output
311 * GPIO0[1-9] - Instruction trace outputs -> GPIO
312 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
313 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
314 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
315 * GPIO0[24-27] - UART0 control signal inputs/outputs
316 * GPIO0[28-29] - UART1 data signal input/output
317 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
318 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200319#define CONFIG_SYS_GPIO0_OSRL 0x40000550
320#define CONFIG_SYS_GPIO0_OSRH 0x00000110
321#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
322#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200324#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
stroesea20b27a2004-12-16 18:05:42 +0000326
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
stroesea20b27a2004-12-16 18:05:42 +0000328
329/*
stroesea20b27a2004-12-16 18:05:42 +0000330 * Default speed selection (cpu_plb_opb_ebc) in mhz.
331 * This value will be set if iic boot eprom is disabled.
332 */
333#if 0
334#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
335#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
336#endif
337#if 1
338#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
339#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
340#endif
341#if 0
342#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
343#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
344#endif
345
346#endif /* __CONFIG_H */