blob: ae4fe45fce4ea9091da308da6d21931363f29a71 [file] [log] [blame]
TsiChungLiewa605aac2007-08-16 05:04:31 -05001/*
2 * Configuation settings for the esd TASREG board.
3 *
4 * (C) Copyright 2004
5 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewa605aac2007-08-16 05:04:31 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5249EVB_H
15#define _M5249EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21#define CONFIG_MCF52x2 /* define processor family */
22#define CONFIG_M5249 /* define processor type */
23
24#define CONFIG_MCFTMR
25
26#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew79e07992008-08-15 16:50:07 +000028#define CONFIG_BAUDRATE 115200
TsiChungLiewa605aac2007-08-16 05:04:31 -050029
30#undef CONFIG_WATCHDOG
31
32#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
33
34/*
35 * BOOTP options
36 */
37#undef CONFIG_BOOTP_BOOTFILESIZE
38#undef CONFIG_BOOTP_BOOTPATH
39#undef CONFIG_BOOTP_GATEWAY
40#undef CONFIG_BOOTP_HOSTNAME
41
42/*
43 * Command line configuration.
44 */
45#include <config_cmd_default.h>
TsiChung Liewdd9f0542010-03-11 22:12:53 -060046#define CONFIG_CMD_CACHE
TsiChungLiewa605aac2007-08-16 05:04:31 -050047#undef CONFIG_CMD_NET
48
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewa605aac2007-08-16 05:04:31 -050050
51#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewa605aac2007-08-16 05:04:31 -050053#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewa605aac2007-08-16 05:04:31 -050055#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
57#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
58#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiewa605aac2007-08-16 05:04:31 -050059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
61#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup */
TsiChungLiewa605aac2007-08-16 05:04:31 -050062#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
63#define CONFIG_LOOPW 1 /* enable loopw command */
64#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
65
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
TsiChungLiewa605aac2007-08-16 05:04:31 -050067
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_MEMTEST_START 0x400
69#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewa605aac2007-08-16 05:04:31 -050070
TsiChungLiewa605aac2007-08-16 05:04:31 -050071/*
72 * Clock configuration: enable only one of the following options
73 */
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
76#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
77#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
TsiChungLiewa605aac2007-08-16 05:04:31 -050078
79/*
80 * Low Level Configuration Settings
81 * (address mappings, register initial values, etc.)
82 * You should know what you are doing if you make changes here.
83 */
84
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
86#define CONFIG_SYS_MBAR2 0x80000000
TsiChungLiewa605aac2007-08-16 05:04:31 -050087
88/*-----------------------------------------------------------------------
89 * Definitions for initial stack pointer and data area (in DPRAM)
90 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020092#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020093#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewa605aac2007-08-16 05:04:31 -050095
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020096#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020097#define CONFIG_ENV_OFFSET 0x4000 /* Address of Environment Sector*/
98#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
99#define CONFIG_ENV_SECT_SIZE 0x2000 /* see README - env sector total size */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500100
101/*-----------------------------------------------------------------------
102 * Start addresses for the final memory configuration
103 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewa605aac2007-08-16 05:04:31 -0500105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_SDRAM_BASE 0x00000000
107#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000108#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewa605aac2007-08-16 05:04:31 -0500109
110#if 0 /* test-only */
111#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
112#endif
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewa605aac2007-08-16 05:04:31 -0500115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_MONITOR_LEN 0x20000
117#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
118#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewa605aac2007-08-16 05:04:31 -0500119
120/*
121 * For booting Linux, the board info and command line data
122 * have to be in the first 8 MB of memory, since this is
123 * the maximum mapped by the Linux kernel during initialization ??
124 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewa605aac2007-08-16 05:04:31 -0500126
127/*-----------------------------------------------------------------------
128 * FLASH organization
129 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_FLASH_CFI
131#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewa605aac2007-08-16 05:04:31 -0500132
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200133# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
135# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
136# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
137# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
138# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
139# define CONFIG_SYS_FLASH_CHECKSUM
140# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewa605aac2007-08-16 05:04:31 -0500141#endif
142
143/*-----------------------------------------------------------------------
144 * Cache Configuration
145 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewa605aac2007-08-16 05:04:31 -0500147
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600148#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200149 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600150#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200151 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600152#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
153#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
154 CF_ADDRMASK(2) | \
155 CF_ACR_EN | CF_ACR_SM_ALL)
156#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
157 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
158 CF_ACR_EN | CF_ACR_SM_ALL)
159#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
160 CF_CACR_DBWE)
161
TsiChungLiewa605aac2007-08-16 05:04:31 -0500162/*-----------------------------------------------------------------------
163 * Memory bank definitions
164 */
165
166/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000167#define CONFIG_SYS_CS0_BASE 0xffe00000
168#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500169/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew012522f2008-10-21 10:03:07 +0000170#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500171
172/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000173#define CONFIG_SYS_CS1_BASE 0xe0000000
174#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
175#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
TsiChungLiewa605aac2007-08-16 05:04:31 -0500176
177/*-----------------------------------------------------------------------
178 * Port configuration
179 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
181#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
182#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
183#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
184#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
185#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
186#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500187
188#endif /* M5249 */