wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 1 | /* |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 2 | * (C) Copyright 2001-2004 |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 3 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com |
| 4 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | * (easy to change) |
| 18 | */ |
| 19 | |
| 20 | #define CONFIG_405GP 1 /* This is a PPC405GP CPU */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 21 | #define CONFIG_AR405 1 /* ...on a AR405 board */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 22 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 23 | #define CONFIG_SYS_TEXT_BASE 0xFFFA0000 |
| 24 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 25 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 26 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 27 | #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 28 | |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 29 | #define CONFIG_BOARD_TYPES 1 /* support board types */ |
| 30 | |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 31 | #define CONFIG_BAUDRATE 9600 |
| 32 | #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */ |
| 33 | |
| 34 | #if 1 |
| 35 | #define CONFIG_BOOTCOMMAND "bootm fff00000" /* autoboot command */ |
| 36 | #else |
| 37 | #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */ |
| 38 | #endif |
| 39 | |
| 40 | #if 0 |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 41 | #define CONFIG_BOOTARGS "root=/dev/nfs " \ |
| 42 | "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 43 | "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4" |
| 44 | #else |
| 45 | #define CONFIG_BOOTARGS "root=/dev/hda1 " \ |
| 46 | "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0" |
| 47 | |
| 48 | #endif |
| 49 | |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 50 | #define CONFIG_PREBOOT /* enable preboot variable */ |
| 51 | |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 52 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 54 | |
Ben Warren | 96e21f8 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 55 | #define CONFIG_PPC4xx_EMAC |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 56 | #define CONFIG_MII 1 /* MII PHY management */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 57 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 58 | #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 59 | |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 60 | |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 61 | /* |
Jon Loeliger | 1179943 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 62 | * BOOTP options |
| 63 | */ |
| 64 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 65 | #define CONFIG_BOOTP_BOOTPATH |
| 66 | #define CONFIG_BOOTP_GATEWAY |
| 67 | #define CONFIG_BOOTP_HOSTNAME |
| 68 | |
| 69 | |
| 70 | /* |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 71 | * Command line configuration. |
| 72 | */ |
| 73 | #include <config_cmd_default.h> |
| 74 | |
| 75 | #define CONFIG_CMD_DHCP |
| 76 | #define CONFIG_CMD_PCI |
| 77 | #define CONFIG_CMD_IRQ |
| 78 | #define CONFIG_CMD_ELF |
| 79 | #define CONFIG_CMD_MII |
Matthias Fuchs | 4710cee | 2010-02-01 13:54:09 +0100 | [diff] [blame] | 80 | #undef CONFIG_CMD_NFS |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 81 | #define CONFIG_CMD_PING |
| 82 | #define CONFIG_CMD_BSP |
| 83 | |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 84 | |
| 85 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 86 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 87 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 88 | |
| 89 | /* |
| 90 | * Miscellaneous configurable options |
| 91 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 93 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 95 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 97 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 98 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 99 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 100 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 101 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 105 | |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 106 | #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 107 | #define CONFIG_LOOPW 1 /* enable loopw command */ |
| 108 | #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */ |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 109 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 111 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 112 | |
Stefan Roese | 550650d | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 113 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 114 | #define CONFIG_SYS_NS16550 |
| 115 | #define CONFIG_SYS_NS16550_SERIAL |
| 116 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 117 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 118 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 120 | |
| 121 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 123 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 124 | 57600, 115200, 230400, 460800, 921600 } |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 127 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 128 | |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 129 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
| 130 | |
| 131 | /*----------------------------------------------------------------------- |
| 132 | * PCI stuff |
| 133 | *----------------------------------------------------------------------- |
| 134 | */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 135 | #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */ |
| 136 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 137 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 138 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 139 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 140 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 141 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
| 142 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 143 | /* resource configuration */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 144 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 145 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
stroese | ad10dd9 | 2003-02-14 11:21:23 +0000 | [diff] [blame] | 146 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 147 | #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/ |
| 148 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 149 | #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/ |
stroese | ad10dd9 | 2003-02-14 11:21:23 +0000 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
| 152 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0403 /* PCI Device ID: ARISTO405 */ |
| 153 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 154 | #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */ |
| 155 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 156 | #define CONFIG_SYS_PCI_PTM2LA 0xfff00000 /* point to flash */ |
| 157 | #define CONFIG_SYS_PCI_PTM2MS 0xfff00001 /* 1MB, enable */ |
| 158 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 159 | |
| 160 | /*----------------------------------------------------------------------- |
| 161 | * Start addresses for the final memory configuration |
| 162 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 164 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
Matthias Fuchs | f3dc7f1 | 2010-07-26 17:17:51 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
| 168 | #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 170 | |
| 171 | /* |
| 172 | * For booting Linux, the board info and command line data |
| 173 | * have to be in the first 8 MB of memory, since this is |
| 174 | * the maximum mapped by the Linux kernel during initialization. |
| 175 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 177 | /*----------------------------------------------------------------------- |
| 178 | * FLASH organization |
| 179 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 181 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 184 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 185 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
| 187 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ |
| 188 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 189 | /* |
| 190 | * The following defines are added for buggy IOP480 byte interface. |
| 191 | * All other boards should use the standard values (CPCI405 etc.) |
| 192 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
| 194 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ |
| 195 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 196 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 198 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 199 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Matthias Fuchs | f3dc7f1 | 2010-07-26 17:17:51 +0200 | [diff] [blame] | 200 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 201 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */ |
| 202 | #define CONFIG_ENV_SIZE 0x04000 /* Size of Environment */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 203 | |
Matthias Fuchs | f3dc7f1 | 2010-07-26 17:17:51 +0200 | [diff] [blame] | 204 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 205 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 206 | |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 207 | /* |
| 208 | * Init Memory Controller: |
| 209 | * |
| 210 | * BR0/1 and OR0/1 (FLASH) |
| 211 | */ |
| 212 | |
stroese | 8b1ccd8 | 2004-09-16 12:34:51 +0000 | [diff] [blame] | 213 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 214 | |
| 215 | /*----------------------------------------------------------------------- |
| 216 | * External Bus Controller (EBC) Setup |
| 217 | */ |
| 218 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 219 | /* Memory Bank 0 (Flash Bank 0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 221 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 222 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 223 | /* Memory Bank 1 (CAN0, 1, 2, 3) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_EBC_PB1AP 0x01000380 /* enable Ready, BEM=0 */ |
| 225 | #define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 226 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 227 | /* Memory Bank 2 (Expension Bus) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | #define CONFIG_SYS_EBC_PB2AP 0x01000280 /* disable Ready, BEM=0 */ |
| 229 | #define CONFIG_SYS_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 230 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 231 | /* Memory Bank 3 (16552) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_EBC_PB3AP 0x01000380 /* enable Ready, BEM=0 */ |
| 233 | #define CONFIG_SYS_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 234 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 235 | /* Memory Bank 4 (FPGA regs) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_EBC_PB4AP 0x01005380 /* enable Ready, BEM=0 */ |
| 237 | #define CONFIG_SYS_EBC_PB4CR 0xF031C000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=32bit */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 238 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 239 | /* Memory Bank 5 (Flash Bank 1/DUMMY) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_EBC_PB5AP 0x92015480 |
| 241 | #define CONFIG_SYS_EBC_PB5CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 242 | |
| 243 | /*----------------------------------------------------------------------- |
stroese | c5d2290 | 2003-07-11 08:13:25 +0000 | [diff] [blame] | 244 | * Definitions for initial stack pointer and data area (in data cache) |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 245 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */ |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 247 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 250 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 252 | |
wdenk | ab255f2 | 2002-09-18 09:04:55 +0000 | [diff] [blame] | 253 | #endif /* __CONFIG_H */ |