blob: 98b9a9a4f9c8f0671b5e6adf8a21c364b24c7050 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prafulla Wadaskar91315892009-06-14 22:33:46 +05302/*
3 * (C) Copyright 2009
4 * Marvell Semiconductor <www.marvell.com>
5 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
6 *
7 * (C) Copyright 2003
8 * Ingo Assmus <ingo.assmus@keymile.com>
9 *
10 * based on - Driver for MV64360X ethernet ports
11 * Copyright (C) 2002 rabeeh@galileo.co.il
Prafulla Wadaskar91315892009-06-14 22:33:46 +053012 */
13
14#include <common.h>
15#include <net.h>
16#include <malloc.h>
17#include <miiphy.h>
Lei Wena7efd712011-10-18 20:11:42 +053018#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090019#include <linux/errno.h>
Prafulla Wadaskar91315892009-06-14 22:33:46 +053020#include <asm/types.h>
Lei Wena7efd712011-10-18 20:11:42 +053021#include <asm/system.h>
Prafulla Wadaskar91315892009-06-14 22:33:46 +053022#include <asm/byteorder.h>
Anatolij Gustschin36aaa912011-10-29 10:09:22 +000023#include <asm/arch/cpu.h>
Albert Aribaudd44265a2010-07-12 22:24:28 +020024
25#if defined(CONFIG_KIRKWOOD)
Stefan Roese3dc23f72014-10-22 12:13:06 +020026#include <asm/arch/soc.h>
Albert Aribaudd3c9ffd2010-07-12 22:24:29 +020027#elif defined(CONFIG_ORION5X)
28#include <asm/arch/orion5x.h>
Sebastian Hesselbarthfb4879b2012-12-04 09:32:01 +010029#elif defined(CONFIG_DOVE)
30#include <asm/arch/dove.h>
Albert Aribaudd44265a2010-07-12 22:24:28 +020031#endif
32
Albert Aribaud9b6bcdc2010-07-12 22:24:27 +020033#include "mvgbe.h"
Prafulla Wadaskar91315892009-06-14 22:33:46 +053034
Albert Aribaud49fa6ed2010-07-05 20:15:25 +020035DECLARE_GLOBAL_DATA_PTR;
36
Luka Perkov5aa22972013-11-11 07:27:53 +010037#ifndef CONFIG_MVGBE_PORTS
38# define CONFIG_MVGBE_PORTS {0, 0}
39#endif
40
Albert Aribaudd44265a2010-07-12 22:24:28 +020041#define MV_PHY_ADR_REQUEST 0xee
42#define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
Simon Kagstrombb1ca3b2009-08-20 10:12:28 +020043
Sebastian Hesselbarthcd3ca3f2012-12-04 09:32:00 +010044#if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Prafulla Wadaskar91315892009-06-14 22:33:46 +053045/*
46 * smi_reg_read - miiphy_read callback function.
47 *
48 * Returns 16bit phy register value, or 0xffff on error
49 */
Joe Hershberger5a49f172016-08-08 11:28:38 -050050static int smi_reg_read(struct mii_dev *bus, int phy_adr, int devad,
51 int reg_ofs)
Prafulla Wadaskar91315892009-06-14 22:33:46 +053052{
Joe Hershberger5a49f172016-08-08 11:28:38 -050053 u16 data = 0;
54 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Albert Aribaudd44265a2010-07-12 22:24:28 +020055 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
56 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskar91315892009-06-14 22:33:46 +053057 u32 smi_reg;
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +020058 u32 timeout;
Prafulla Wadaskar91315892009-06-14 22:33:46 +053059
60 /* Phyadr read request */
Albert Aribaudd44265a2010-07-12 22:24:28 +020061 if (phy_adr == MV_PHY_ADR_REQUEST &&
62 reg_ofs == MV_PHY_ADR_REQUEST) {
Prafulla Wadaskar91315892009-06-14 22:33:46 +053063 /* */
Joe Hershberger5a49f172016-08-08 11:28:38 -050064 data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
65 return data;
Prafulla Wadaskar91315892009-06-14 22:33:46 +053066 }
67 /* check parameters */
68 if (phy_adr > PHYADR_MASK) {
69 printf("Err..(%s) Invalid PHY address %d\n",
Joe Hershberger1fd92db2015-04-08 01:41:06 -050070 __func__, phy_adr);
Prafulla Wadaskar91315892009-06-14 22:33:46 +053071 return -EFAULT;
72 }
73 if (reg_ofs > PHYREG_MASK) {
74 printf("Err..(%s) Invalid register offset %d\n",
Joe Hershberger1fd92db2015-04-08 01:41:06 -050075 __func__, reg_ofs);
Prafulla Wadaskar91315892009-06-14 22:33:46 +053076 return -EFAULT;
77 }
78
Albert Aribaudd44265a2010-07-12 22:24:28 +020079 timeout = MVGBE_PHY_SMI_TIMEOUT;
Prafulla Wadaskar91315892009-06-14 22:33:46 +053080 /* wait till the SMI is not busy */
81 do {
82 /* read smi register */
Albert Aribaudd44265a2010-07-12 22:24:28 +020083 smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
Prafulla Wadaskar91315892009-06-14 22:33:46 +053084 if (timeout-- == 0) {
Joe Hershberger1fd92db2015-04-08 01:41:06 -050085 printf("Err..(%s) SMI busy timeout\n", __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +053086 return -EFAULT;
87 }
Albert Aribaudd44265a2010-07-12 22:24:28 +020088 } while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
Prafulla Wadaskar91315892009-06-14 22:33:46 +053089
90 /* fill the phy address and regiser offset and read opcode */
Albert Aribaudd44265a2010-07-12 22:24:28 +020091 smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
92 | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
93 | MVGBE_PHY_SMI_OPCODE_READ;
Prafulla Wadaskar91315892009-06-14 22:33:46 +053094
95 /* write the smi register */
Albert Aribaudd44265a2010-07-12 22:24:28 +020096 MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
Prafulla Wadaskar91315892009-06-14 22:33:46 +053097
98 /*wait till read value is ready */
Albert Aribaudd44265a2010-07-12 22:24:28 +020099 timeout = MVGBE_PHY_SMI_TIMEOUT;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530100
101 do {
102 /* read smi register */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200103 smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530104 if (timeout-- == 0) {
105 printf("Err..(%s) SMI read ready timeout\n",
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500106 __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530107 return -EFAULT;
108 }
Albert Aribaudd44265a2010-07-12 22:24:28 +0200109 } while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530110
111 /* Wait for the data to update in the SMI register */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200112 for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
113 ;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530114
Joe Hershberger5a49f172016-08-08 11:28:38 -0500115 data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530116
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500117 debug("%s:(adr %d, off %d) value= %04x\n", __func__, phy_adr, reg_ofs,
Joe Hershberger5a49f172016-08-08 11:28:38 -0500118 data);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530119
Joe Hershberger5a49f172016-08-08 11:28:38 -0500120 return data;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530121}
122
123/*
124 * smi_reg_write - imiiphy_write callback function.
125 *
126 * Returns 0 if write succeed, -EINVAL on bad parameters
127 * -ETIME on timeout
128 */
Joe Hershberger5a49f172016-08-08 11:28:38 -0500129static int smi_reg_write(struct mii_dev *bus, int phy_adr, int devad,
130 int reg_ofs, u16 data)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530131{
Joe Hershberger5a49f172016-08-08 11:28:38 -0500132 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Albert Aribaudd44265a2010-07-12 22:24:28 +0200133 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
134 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530135 u32 smi_reg;
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +0200136 u32 timeout;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530137
138 /* Phyadr write request*/
Albert Aribaudd44265a2010-07-12 22:24:28 +0200139 if (phy_adr == MV_PHY_ADR_REQUEST &&
140 reg_ofs == MV_PHY_ADR_REQUEST) {
141 MVGBE_REG_WR(regs->phyadr, data);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530142 return 0;
143 }
144
145 /* check parameters */
146 if (phy_adr > PHYADR_MASK) {
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500147 printf("Err..(%s) Invalid phy address\n", __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530148 return -EINVAL;
149 }
150 if (reg_ofs > PHYREG_MASK) {
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500151 printf("Err..(%s) Invalid register offset\n", __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530152 return -EINVAL;
153 }
154
155 /* wait till the SMI is not busy */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200156 timeout = MVGBE_PHY_SMI_TIMEOUT;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530157 do {
158 /* read smi register */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200159 smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530160 if (timeout-- == 0) {
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500161 printf("Err..(%s) SMI busy timeout\n", __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530162 return -ETIME;
163 }
Albert Aribaudd44265a2010-07-12 22:24:28 +0200164 } while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530165
166 /* fill the phy addr and reg offset and write opcode and data */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200167 smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
168 smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
169 | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
170 smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530171
172 /* write the smi register */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200173 MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530174
175 return 0;
176}
Stefan Biglercc796972012-03-26 00:02:13 +0000177#endif
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530178
179/* Stop and checks all queues */
180static void stop_queue(u32 * qreg)
181{
182 u32 reg_data;
183
184 reg_data = readl(qreg);
185
186 if (reg_data & 0xFF) {
187 /* Issue stop command for active channels only */
188 writel((reg_data << 8), qreg);
189
190 /* Wait for all queue activity to terminate. */
191 do {
192 /*
193 * Check port cause register that all queues
194 * are stopped
195 */
196 reg_data = readl(qreg);
197 }
198 while (reg_data & 0xFF);
199 }
200}
201
202/*
203 * set_access_control - Config address decode parameters for Ethernet unit
204 *
205 * This function configures the address decode parameters for the Gigabit
206 * Ethernet Controller according the given parameters struct.
207 *
208 * @regs Register struct pointer.
209 * @param Address decode parameter struct.
210 */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200211static void set_access_control(struct mvgbe_registers *regs,
212 struct mvgbe_winparam *param)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530213{
214 u32 access_prot_reg;
215
216 /* Set access control register */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200217 access_prot_reg = MVGBE_REG_RD(regs->epap);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530218 /* clear window permission */
219 access_prot_reg &= (~(3 << (param->win * 2)));
220 access_prot_reg |= (param->access_ctrl << (param->win * 2));
Albert Aribaudd44265a2010-07-12 22:24:28 +0200221 MVGBE_REG_WR(regs->epap, access_prot_reg);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530222
223 /* Set window Size reg (SR) */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200224 MVGBE_REG_WR(regs->barsz[param->win].size,
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530225 (((param->size / 0x10000) - 1) << 16));
226
227 /* Set window Base address reg (BA) */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200228 MVGBE_REG_WR(regs->barsz[param->win].bar,
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530229 (param->target | param->attrib | param->base_addr));
230 /* High address remap reg (HARR) */
231 if (param->win < 4)
Albert Aribaudd44265a2010-07-12 22:24:28 +0200232 MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530233
234 /* Base address enable reg (BARER) */
235 if (param->enable == 1)
Albert Aribaudd44265a2010-07-12 22:24:28 +0200236 MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530237 else
Albert Aribaudd44265a2010-07-12 22:24:28 +0200238 MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530239}
240
Albert Aribaudd44265a2010-07-12 22:24:28 +0200241static void set_dram_access(struct mvgbe_registers *regs)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530242{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200243 struct mvgbe_winparam win_param;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530244 int i;
245
246 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
247 /* Set access parameters for DRAM bank i */
248 win_param.win = i; /* Use Ethernet window i */
249 /* Window target - DDR */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200250 win_param.target = MVGBE_TARGET_DRAM;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530251 /* Enable full access */
252 win_param.access_ctrl = EWIN_ACCESS_FULL;
253 win_param.high_addr = 0;
Albert Aribaud49fa6ed2010-07-05 20:15:25 +0200254 /* Get bank base and size */
255 win_param.base_addr = gd->bd->bi_dram[i].start;
256 win_param.size = gd->bd->bi_dram[i].size;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530257 if (win_param.size == 0)
258 win_param.enable = 0;
259 else
260 win_param.enable = 1; /* Enable the access */
261
262 /* Enable DRAM bank */
263 switch (i) {
264 case 0:
265 win_param.attrib = EBAR_DRAM_CS0;
266 break;
267 case 1:
268 win_param.attrib = EBAR_DRAM_CS1;
269 break;
270 case 2:
271 win_param.attrib = EBAR_DRAM_CS2;
272 break;
273 case 3:
274 win_param.attrib = EBAR_DRAM_CS3;
275 break;
276 default:
Albert Aribaud49fa6ed2010-07-05 20:15:25 +0200277 /* invalid bank, disable access */
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530278 win_param.enable = 0;
279 win_param.attrib = 0;
280 break;
281 }
282 /* Set the access control for address window(EPAPR) RD/WR */
283 set_access_control(regs, &win_param);
284 }
285}
286
287/*
288 * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
289 *
290 * Go through all the DA filter tables (Unicast, Special Multicast & Other
291 * Multicast) and set each entry to 0.
292 */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200293static void port_init_mac_tables(struct mvgbe_registers *regs)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530294{
295 int table_index;
296
297 /* Clear DA filter unicast table (Ex_dFUT) */
298 for (table_index = 0; table_index < 4; ++table_index)
Albert Aribaudd44265a2010-07-12 22:24:28 +0200299 MVGBE_REG_WR(regs->dfut[table_index], 0);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530300
301 for (table_index = 0; table_index < 64; ++table_index) {
302 /* Clear DA filter special multicast table (Ex_dFSMT) */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200303 MVGBE_REG_WR(regs->dfsmt[table_index], 0);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530304 /* Clear DA filter other multicast table (Ex_dFOMT) */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200305 MVGBE_REG_WR(regs->dfomt[table_index], 0);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530306 }
307}
308
309/*
310 * port_uc_addr - This function Set the port unicast address table
311 *
312 * This function locates the proper entry in the Unicast table for the
313 * specified MAC nibble and sets its properties according to function
314 * parameters.
315 * This function add/removes MAC addresses from the port unicast address
316 * table.
317 *
318 * @uc_nibble Unicast MAC Address last nibble.
319 * @option 0 = Add, 1 = remove address.
320 *
321 * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
322 */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200323static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530324 int option)
325{
326 u32 unicast_reg;
327 u32 tbl_offset;
328 u32 reg_offset;
329
330 /* Locate the Unicast table entry */
331 uc_nibble = (0xf & uc_nibble);
332 /* Register offset from unicast table base */
333 tbl_offset = (uc_nibble / 4);
334 /* Entry offset within the above register */
335 reg_offset = uc_nibble % 4;
336
337 switch (option) {
338 case REJECT_MAC_ADDR:
339 /*
340 * Clear accepts frame bit at specified unicast
341 * DA table entry
342 */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200343 unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530344 unicast_reg &= (0xFF << (8 * reg_offset));
Albert Aribaudd44265a2010-07-12 22:24:28 +0200345 MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530346 break;
347 case ACCEPT_MAC_ADDR:
348 /* Set accepts frame bit at unicast DA filter table entry */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200349 unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530350 unicast_reg &= (0xFF << (8 * reg_offset));
351 unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
Albert Aribaudd44265a2010-07-12 22:24:28 +0200352 MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530353 break;
354 default:
355 return 0;
356 }
357 return 1;
358}
359
360/*
361 * port_uc_addr_set - This function Set the port Unicast address.
362 */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200363static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530364{
365 u32 mac_h;
366 u32 mac_l;
367
368 mac_l = (p_addr[4] << 8) | (p_addr[5]);
369 mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
370 (p_addr[3] << 0);
371
Albert Aribaudd44265a2010-07-12 22:24:28 +0200372 MVGBE_REG_WR(regs->macal, mac_l);
373 MVGBE_REG_WR(regs->macah, mac_h);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530374
375 /* Accept frames of this address */
376 port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
377}
378
379/*
Albert Aribaudd44265a2010-07-12 22:24:28 +0200380 * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530381 */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200382static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530383{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200384 struct mvgbe_rxdesc *p_rx_desc;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530385 int i;
386
387 /* initialize the Rx descriptors ring */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200388 p_rx_desc = dmvgbe->p_rxdesc;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530389 for (i = 0; i < RINGSZ; i++) {
390 p_rx_desc->cmd_sts =
Albert Aribaudd44265a2010-07-12 22:24:28 +0200391 MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530392 p_rx_desc->buf_size = PKTSIZE_ALIGN;
393 p_rx_desc->byte_cnt = 0;
Albert Aribaudd44265a2010-07-12 22:24:28 +0200394 p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530395 if (i == (RINGSZ - 1))
Albert Aribaudd44265a2010-07-12 22:24:28 +0200396 p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530397 else {
Albert Aribaudd44265a2010-07-12 22:24:28 +0200398 p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
399 ((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530400 p_rx_desc = p_rx_desc->nxtdesc_p;
401 }
402 }
Albert Aribaudd44265a2010-07-12 22:24:28 +0200403 dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530404}
405
Albert Aribaudd44265a2010-07-12 22:24:28 +0200406static int mvgbe_init(struct eth_device *dev)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530407{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200408 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
409 struct mvgbe_registers *regs = dmvgbe->regs;
Sascha Silbe0611c602013-08-11 17:08:23 +0200410#if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
411 !defined(CONFIG_PHYLIB) && \
412 defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
Simon Kagstromcad713b2009-08-20 10:13:06 +0200413 int i;
Prafulla Wadaskaraba82372009-09-09 15:59:19 +0530414#endif
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530415 /* setup RX rings */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200416 mvgbe_init_rx_desc_ring(dmvgbe);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530417
418 /* Clear the ethernet port interrupts */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200419 MVGBE_REG_WR(regs->ic, 0);
420 MVGBE_REG_WR(regs->ice, 0);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530421 /* Unmask RX buffer and TX end interrupt */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200422 MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530423 /* Unmask phy and link status changes interrupts */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200424 MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530425
426 set_dram_access(regs);
427 port_init_mac_tables(regs);
Albert Aribaudd44265a2010-07-12 22:24:28 +0200428 port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530429
430 /* Assign port configuration and command. */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200431 MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
432 MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
433 MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530434
435 /* Assign port SDMA configuration */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200436 MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
437 MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
438 MVGBE_REG_WR(regs->tqx[0].tqxtbc,
439 (QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530440 /* Turn off the port/RXUQ bandwidth limitation */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200441 MVGBE_REG_WR(regs->pmtu, 0);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530442
443 /* Set maximum receive buffer to 9700 bytes */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200444 MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
445 | (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530446
Prafulla Wadaskarf0588fd2010-04-06 21:33:08 +0530447 /* Enable port initially */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200448 MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
Prafulla Wadaskarf0588fd2010-04-06 21:33:08 +0530449
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530450 /*
451 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
452 * disable the leaky bucket mechanism .
453 */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200454 MVGBE_REG_WR(regs->pmtu, 0);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530455
456 /* Assignment of Rx CRDB of given RXUQ */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200457 MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
Albert Aribaudc19a20d2010-07-10 15:41:29 +0200458 /* ensure previous write is done before enabling Rx DMA */
459 isb();
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530460 /* Enable port Rx. */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200461 MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530462
Sebastian Hesselbarthcd3ca3f2012-12-04 09:32:00 +0100463#if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
464 !defined(CONFIG_PHYLIB) && \
465 defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
Simon Kagstromcad713b2009-08-20 10:13:06 +0200466 /* Wait up to 5s for the link status */
467 for (i = 0; i < 5; i++) {
468 u16 phyadr;
469
Albert Aribaudd44265a2010-07-12 22:24:28 +0200470 miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
471 MV_PHY_ADR_REQUEST, &phyadr);
Simon Kagstromcad713b2009-08-20 10:13:06 +0200472 /* Return if we get link up */
473 if (miiphy_link(dev->name, phyadr))
474 return 0;
475 udelay(1000000);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530476 }
Simon Kagstromcad713b2009-08-20 10:13:06 +0200477
478 printf("No link on %s\n", dev->name);
479 return -1;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530480#endif
481 return 0;
482}
483
Albert Aribaudd44265a2010-07-12 22:24:28 +0200484static int mvgbe_halt(struct eth_device *dev)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530485{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200486 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
487 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530488
489 /* Disable all gigE address decoder */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200490 MVGBE_REG_WR(regs->bare, 0x3f);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530491
492 stop_queue(&regs->tqc);
493 stop_queue(&regs->rqc);
494
Prafulla Wadaskarf0588fd2010-04-06 21:33:08 +0530495 /* Disable port */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200496 MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530497 /* Set port is not reset */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200498 MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530499#ifdef CONFIG_SYS_MII_MODE
500 /* Set MMI interface up */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200501 MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530502#endif
503 /* Disable & mask ethernet port interrupts */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200504 MVGBE_REG_WR(regs->ic, 0);
505 MVGBE_REG_WR(regs->ice, 0);
506 MVGBE_REG_WR(regs->pim, 0);
507 MVGBE_REG_WR(regs->peim, 0);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530508
509 return 0;
510}
511
Albert Aribaudd44265a2010-07-12 22:24:28 +0200512static int mvgbe_write_hwaddr(struct eth_device *dev)
Prafulla Wadaskarb5ce63e2010-04-06 22:21:33 +0530513{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200514 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
515 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskarb5ce63e2010-04-06 22:21:33 +0530516
517 /* Programs net device MAC address after initialization */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200518 port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
Prafulla Wadaskarb5ce63e2010-04-06 22:21:33 +0530519 return 0;
520}
521
Joe Hershberger10cbe3b2012-05-22 18:36:19 +0000522static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530523{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200524 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
525 struct mvgbe_registers *regs = dmvgbe->regs;
526 struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
Simon Kagstrom477fa632009-08-20 10:14:11 +0200527 void *p = (void *)dataptr;
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +0200528 u32 cmd_sts;
Anatolij Gustschine6e556c2011-11-19 08:59:36 +0000529 u32 txuq0_reg_addr;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530530
Simon Kagstrom477fa632009-08-20 10:14:11 +0200531 /* Copy buffer if it's misaligned */
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530532 if ((u32) dataptr & 0x07) {
Simon Kagstrom477fa632009-08-20 10:14:11 +0200533 if (datasize > PKTSIZE_ALIGN) {
534 printf("Non-aligned data too large (%d)\n",
535 datasize);
536 return -1;
537 }
538
Albert Aribaudd44265a2010-07-12 22:24:28 +0200539 memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
540 p = dmvgbe->p_aligned_txbuf;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530541 }
Simon Kagstrom477fa632009-08-20 10:14:11 +0200542
Albert Aribaudd44265a2010-07-12 22:24:28 +0200543 p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
544 p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
545 p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
546 p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
Simon Kagstrom477fa632009-08-20 10:14:11 +0200547 p_txdesc->buf_ptr = (u8 *) p;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530548 p_txdesc->byte_cnt = datasize;
549
Albert Aribaudc19a20d2010-07-10 15:41:29 +0200550 /* Set this tc desc as zeroth TXUQ */
Anatolij Gustschine6e556c2011-11-19 08:59:36 +0000551 txuq0_reg_addr = (u32)&regs->tcqdp[TXUQ];
552 writel((u32) p_txdesc, txuq0_reg_addr);
Albert Aribaudc19a20d2010-07-10 15:41:29 +0200553
554 /* ensure tx desc writes above are performed before we start Tx DMA */
555 isb();
556
557 /* Apply send command using zeroth TXUQ */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200558 MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530559
560 /*
561 * wait for packet xmit completion
562 */
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +0200563 cmd_sts = readl(&p_txdesc->cmd_sts);
Albert Aribaudd44265a2010-07-12 22:24:28 +0200564 while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530565 /* return fail if error is detected */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200566 if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
567 (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
568 cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500569 printf("Err..(%s) in xmit packet\n", __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530570 return -1;
571 }
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +0200572 cmd_sts = readl(&p_txdesc->cmd_sts);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530573 };
574 return 0;
575}
576
Albert Aribaudd44265a2010-07-12 22:24:28 +0200577static int mvgbe_recv(struct eth_device *dev)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530578{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200579 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
580 struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +0200581 u32 cmd_sts;
582 u32 timeout = 0;
Anatolij Gustschine6e556c2011-11-19 08:59:36 +0000583 u32 rxdesc_curr_addr;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530584
585 /* wait untill rx packet available or timeout */
586 do {
Albert Aribaudd44265a2010-07-12 22:24:28 +0200587 if (timeout < MVGBE_PHY_SMI_TIMEOUT)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530588 timeout++;
589 else {
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500590 debug("%s time out...\n", __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530591 return -1;
592 }
Albert Aribaudd44265a2010-07-12 22:24:28 +0200593 } while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530594
595 if (p_rxdesc_curr->byte_cnt != 0) {
596 debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500597 __func__, (u32) p_rxdesc_curr->byte_cnt,
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530598 (u32) p_rxdesc_curr->buf_ptr,
599 (u32) p_rxdesc_curr->cmd_sts);
600 }
601
602 /*
603 * In case received a packet without first/last bits on
604 * OR the error summary bit is on,
605 * the packets needs to be dropeed.
606 */
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +0200607 cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
608
609 if ((cmd_sts &
Albert Aribaudd44265a2010-07-12 22:24:28 +0200610 (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
611 != (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530612
613 printf("Err..(%s) Dropping packet spread on"
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500614 " multiple descriptors\n", __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530615
Albert Aribaudd44265a2010-07-12 22:24:28 +0200616 } else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530617
618 printf("Err..(%s) Dropping packet with errors\n",
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500619 __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530620
621 } else {
622 /* !!! call higher layer processing */
623 debug("%s: Sending Received packet to"
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500624 " upper layer (net_process_received_packet)\n",
625 __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530626
627 /* let the upper layer handle the packet */
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500628 net_process_received_packet((p_rxdesc_curr->buf_ptr +
629 RX_BUF_OFFSET),
630 (int)(p_rxdesc_curr->byte_cnt -
631 RX_BUF_OFFSET));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530632 }
633 /*
634 * free these descriptors and point next in the ring
635 */
636 p_rxdesc_curr->cmd_sts =
Albert Aribaudd44265a2010-07-12 22:24:28 +0200637 MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530638 p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
639 p_rxdesc_curr->byte_cnt = 0;
640
Anatolij Gustschine6e556c2011-11-19 08:59:36 +0000641 rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
642 writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
Simon Kagstrom7b05f5e2009-07-08 13:03:18 +0200643
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530644 return 0;
645}
646
Sebastian Hesselbarthcd3ca3f2012-12-04 09:32:00 +0100647#if defined(CONFIG_PHYLIB)
648int mvgbe_phylib_init(struct eth_device *dev, int phyid)
649{
650 struct mii_dev *bus;
651 struct phy_device *phydev;
652 int ret;
653
654 bus = mdio_alloc();
655 if (!bus) {
656 printf("mdio_alloc failed\n");
657 return -ENOMEM;
658 }
Chris Packham6ecf9e22016-11-01 10:48:32 +1300659 bus->read = smi_reg_read;
660 bus->write = smi_reg_write;
Ben Whitten192bc692015-12-30 13:05:58 +0000661 strcpy(bus->name, dev->name);
Sebastian Hesselbarthcd3ca3f2012-12-04 09:32:00 +0100662
663 ret = mdio_register(bus);
664 if (ret) {
665 printf("mdio_register failed\n");
666 free(bus);
667 return -ENOMEM;
668 }
669
670 /* Set phy address of the port */
Chris Packham6ecf9e22016-11-01 10:48:32 +1300671 smi_reg_write(bus, MV_PHY_ADR_REQUEST, 0, MV_PHY_ADR_REQUEST, phyid);
Sebastian Hesselbarthcd3ca3f2012-12-04 09:32:00 +0100672
673 phydev = phy_connect(bus, phyid, dev, PHY_INTERFACE_MODE_RGMII);
674 if (!phydev) {
675 printf("phy_connect failed\n");
676 return -ENODEV;
677 }
678
679 phy_config(phydev);
680 phy_startup(phydev);
681
682 return 0;
683}
684#endif
685
Albert Aribaudd44265a2010-07-12 22:24:28 +0200686int mvgbe_initialize(bd_t *bis)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530687{
Albert Aribaudd44265a2010-07-12 22:24:28 +0200688 struct mvgbe_device *dmvgbe;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530689 struct eth_device *dev;
690 int devnum;
Albert Aribaudd44265a2010-07-12 22:24:28 +0200691 u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530692
Albert Aribaudd44265a2010-07-12 22:24:28 +0200693 for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530694 /*skip if port is configured not to use */
695 if (used_ports[devnum] == 0)
696 continue;
697
Albert Aribaudd44265a2010-07-12 22:24:28 +0200698 dmvgbe = malloc(sizeof(struct mvgbe_device));
699
700 if (!dmvgbe)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530701 goto error1;
702
Albert Aribaudd44265a2010-07-12 22:24:28 +0200703 memset(dmvgbe, 0, sizeof(struct mvgbe_device));
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530704
Albert Aribaudd44265a2010-07-12 22:24:28 +0200705 dmvgbe->p_rxdesc =
706 (struct mvgbe_rxdesc *)memalign(PKTALIGN,
707 MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
708
709 if (!dmvgbe->p_rxdesc)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530710 goto error2;
711
Albert Aribaudd44265a2010-07-12 22:24:28 +0200712 dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
713 RINGSZ*PKTSIZE_ALIGN + 1);
714
715 if (!dmvgbe->p_rxbuf)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530716 goto error3;
717
Albert Aribaudd44265a2010-07-12 22:24:28 +0200718 dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
719
720 if (!dmvgbe->p_aligned_txbuf)
Simon Kagstrom477fa632009-08-20 10:14:11 +0200721 goto error4;
722
Albert Aribaudd44265a2010-07-12 22:24:28 +0200723 dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
724 PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
725
726 if (!dmvgbe->p_txdesc) {
727 free(dmvgbe->p_aligned_txbuf);
728error4:
729 free(dmvgbe->p_rxbuf);
730error3:
731 free(dmvgbe->p_rxdesc);
732error2:
733 free(dmvgbe);
734error1:
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530735 printf("Err.. %s Failed to allocate memory\n",
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500736 __func__);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530737 return -1;
738 }
739
Albert Aribaudd44265a2010-07-12 22:24:28 +0200740 dev = &dmvgbe->dev;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530741
Mike Frysingerf6add132011-11-10 14:11:04 +0000742 /* must be less than sizeof(dev->name) */
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530743 sprintf(dev->name, "egiga%d", devnum);
744
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530745 switch (devnum) {
746 case 0:
Albert Aribaudd44265a2010-07-12 22:24:28 +0200747 dmvgbe->regs = (void *)MVGBE0_BASE;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530748 break;
Albert Aribaudd44265a2010-07-12 22:24:28 +0200749#if defined(MVGBE1_BASE)
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530750 case 1:
Albert Aribaudd44265a2010-07-12 22:24:28 +0200751 dmvgbe->regs = (void *)MVGBE1_BASE;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530752 break;
Albert Aribaudd44265a2010-07-12 22:24:28 +0200753#endif
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530754 default: /* this should never happen */
755 printf("Err..(%s) Invalid device number %d\n",
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500756 __func__, devnum);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530757 return -1;
758 }
759
Albert Aribaudd44265a2010-07-12 22:24:28 +0200760 dev->init = (void *)mvgbe_init;
761 dev->halt = (void *)mvgbe_halt;
762 dev->send = (void *)mvgbe_send;
763 dev->recv = (void *)mvgbe_recv;
764 dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530765
766 eth_register(dev);
767
Sebastian Hesselbarthcd3ca3f2012-12-04 09:32:00 +0100768#if defined(CONFIG_PHYLIB)
769 mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
770#elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Joe Hershberger5a49f172016-08-08 11:28:38 -0500771 int retval;
772 struct mii_dev *mdiodev = mdio_alloc();
773 if (!mdiodev)
774 return -ENOMEM;
775 strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
776 mdiodev->read = smi_reg_read;
777 mdiodev->write = smi_reg_write;
778
779 retval = mdio_register(mdiodev);
780 if (retval < 0)
781 return retval;
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530782 /* Set phy address of the port */
Albert Aribaudd44265a2010-07-12 22:24:28 +0200783 miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
784 MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
Prafulla Wadaskar91315892009-06-14 22:33:46 +0530785#endif
786 }
787 return 0;
Prafulla Wadaskar0b785dd2009-07-01 20:34:51 +0200788}