blob: f5df597e840a0a168ba9223446958c247fa4e74b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dirk Behme0b02b182008-12-14 09:47:13 +01002/*
3 * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
4 *
5 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
6 *
7 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
8 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +02009 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
Dirk Behme0b02b182008-12-14 09:47:13 +010010 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
11 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
12 * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
Dirk Behme0b02b182008-12-14 09:47:13 +010013 */
14
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020015#include <asm-offsets.h>
Dirk Behme0b02b182008-12-14 09:47:13 +010016#include <config.h>
Aneesh Va8c68632011-11-21 23:34:00 +000017#include <asm/system.h>
Aneesh V74236ac2012-03-08 07:20:18 +000018#include <linux/linkage.h>
Keerthyd31d4a22016-09-14 10:43:32 +053019#include <asm/armv7.h>
Dirk Behme0b02b182008-12-14 09:47:13 +010020
Dirk Behme0b02b182008-12-14 09:47:13 +010021/*************************************************************************
22 *
23 * Startup Code (reset vector)
24 *
Pavel Machek003b09d2015-04-08 14:15:54 +020025 * Do important init only if we don't start from memory!
26 * Setup memory and board specific bits prior to relocation.
27 * Relocate armboot to ram. Setup stack.
Dirk Behme0b02b182008-12-14 09:47:13 +010028 *
29 *************************************************************************/
30
Albert ARIBAUD41623c92014-04-15 16:13:51 +020031 .globl reset
Simon Glasse11c6c22015-02-07 10:47:28 -070032 .globl save_boot_params_ret
Philipp Tomsichff143d52017-10-10 16:21:12 +020033 .type save_boot_params_ret,%function
Keerthyd31d4a22016-09-14 10:43:32 +053034#ifdef CONFIG_ARMV7_LPAE
35 .global switch_to_hypervisor_ret
36#endif
Heiko Schocher561142a2010-09-17 13:10:41 +020037
38reset:
Simon Glasse11c6c22015-02-07 10:47:28 -070039 /* Allow the board to save important registers */
40 b save_boot_params
41save_boot_params_ret:
Keerthyd31d4a22016-09-14 10:43:32 +053042#ifdef CONFIG_ARMV7_LPAE
43/*
44 * check for Hypervisor support
45 */
46 mrc p15, 0, r0, c0, c1, 1 @ read ID_PFR1
47 and r0, r0, #CPUID_ARM_VIRT_MASK @ mask virtualization bits
48 cmp r0, #(1 << CPUID_ARM_VIRT_SHIFT)
49 beq switch_to_hypervisor
50switch_to_hypervisor_ret:
51#endif
Heiko Schocher561142a2010-09-17 13:10:41 +020052 /*
Andre Przywarac4a4e2e2013-04-02 05:43:36 +000053 * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode,
54 * except if in HYP mode already
Heiko Schocher561142a2010-09-17 13:10:41 +020055 */
56 mrs r0, cpsr
Andre Przywarac4a4e2e2013-04-02 05:43:36 +000057 and r1, r0, #0x1f @ mask mode bits
58 teq r1, #0x1a @ test for HYP mode
59 bicne r0, r0, #0x1f @ clear all mode bits
60 orrne r0, r0, #0x13 @ set SVC mode
61 orr r0, r0, #0xc0 @ disable FIQ and IRQ
Heiko Schocher561142a2010-09-17 13:10:41 +020062 msr cpsr,r0
63
Aneesh Va8c68632011-11-21 23:34:00 +000064/*
65 * Setup vector:
66 * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
67 * Continue to use ROM code vector only in OMAP4 spl)
68 */
Siarhei Siamashka840fe952015-02-16 10:23:59 +020069#if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
Peng Fan0f274f52015-01-29 18:03:39 +080070 /* Set V=0 in CP15 SCTLR register - for VBAR to point to vector */
71 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTLR Register
Aneesh Va8c68632011-11-21 23:34:00 +000072 bic r0, #CR_V @ V = 0
Peng Fan0f274f52015-01-29 18:03:39 +080073 mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTLR Register
Aneesh Va8c68632011-11-21 23:34:00 +000074
75 /* Set vector address in CP15 VBAR register */
76 ldr r0, =_start
77 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
78#endif
79
Heiko Schocher561142a2010-09-17 13:10:41 +020080 /* the mask ROM code should have PLL and others stable */
81#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Simon Glass80433c92011-11-05 03:56:51 +000082 bl cpu_init_cp15
Simon Glassb5bd0982016-05-05 07:28:06 -060083#ifndef CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Heiko Schocher561142a2010-09-17 13:10:41 +020084 bl cpu_init_crit
85#endif
Simon Glassb5bd0982016-05-05 07:28:06 -060086#endif
Heiko Schocher561142a2010-09-17 13:10:41 +020087
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000088 bl _main
Heiko Schocher561142a2010-09-17 13:10:41 +020089
90/*------------------------------------------------------------------------------*/
91
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000092ENTRY(c_runtime_cpu_setup)
Aneesh Vc2dd0d42011-06-16 23:30:49 +000093/*
94 * If I-cache is enabled invalidate it
95 */
96#ifndef CONFIG_SYS_ICACHE_OFF
97 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
98 mcr p15, 0, r0, c7, c10, 4 @ DSB
99 mcr p15, 0, r0, c7, c5, 4 @ ISB
100#endif
Tetsuyuki Kobayashif8b9d1d2012-06-25 02:40:57 +0000101
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000102 bx lr
Heiko Schocher561142a2010-09-17 13:10:41 +0200103
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +0000104ENDPROC(c_runtime_cpu_setup)
Heiko Schocherc3d3a542010-10-11 14:08:15 +0200105
Dirk Behme0b02b182008-12-14 09:47:13 +0100106/*************************************************************************
107 *
Tetsuyuki Kobayashi6f0dba82012-07-06 21:14:20 +0000108 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
109 * __attribute__((weak));
110 *
111 * Stack pointer is not yet initialized at this moment
112 * Don't save anything to stack even if compiled with -O0
113 *
114 *************************************************************************/
115ENTRY(save_boot_params)
Simon Glasse11c6c22015-02-07 10:47:28 -0700116 b save_boot_params_ret @ back to my caller
Tetsuyuki Kobayashi6f0dba82012-07-06 21:14:20 +0000117ENDPROC(save_boot_params)
118 .weak save_boot_params
119
Keerthyd31d4a22016-09-14 10:43:32 +0530120#ifdef CONFIG_ARMV7_LPAE
121ENTRY(switch_to_hypervisor)
122 b switch_to_hypervisor_ret
123ENDPROC(switch_to_hypervisor)
124 .weak switch_to_hypervisor
125#endif
126
Tetsuyuki Kobayashi6f0dba82012-07-06 21:14:20 +0000127/*************************************************************************
128 *
Simon Glass80433c92011-11-05 03:56:51 +0000129 * cpu_init_cp15
Dirk Behme0b02b182008-12-14 09:47:13 +0100130 *
Simon Glass80433c92011-11-05 03:56:51 +0000131 * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
132 * CONFIG_SYS_ICACHE_OFF is defined.
Dirk Behme0b02b182008-12-14 09:47:13 +0100133 *
134 *************************************************************************/
Aneesh V74236ac2012-03-08 07:20:18 +0000135ENTRY(cpu_init_cp15)
Dirk Behme0b02b182008-12-14 09:47:13 +0100136 /*
137 * Invalidate L1 I/D
138 */
139 mov r0, #0 @ set up for MCR
140 mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
141 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
Aneesh Vc2dd0d42011-06-16 23:30:49 +0000142 mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
143 mcr p15, 0, r0, c7, c10, 4 @ DSB
144 mcr p15, 0, r0, c7, c5, 4 @ ISB
Dirk Behme0b02b182008-12-14 09:47:13 +0100145
146 /*
147 * disable MMU stuff and caches
148 */
149 mrc p15, 0, r0, c1, c0, 0
150 bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
151 bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
152 orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
Aneesh Vc2dd0d42011-06-16 23:30:49 +0000153 orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
154#ifdef CONFIG_SYS_ICACHE_OFF
155 bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
156#else
157 orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
158#endif
Dirk Behme0b02b182008-12-14 09:47:13 +0100159 mcr p15, 0, r0, c1, c0, 0
Stephen Warren06785872013-02-26 12:28:27 +0000160
Stephen Warrenc5d47522013-03-04 13:29:40 +0000161#ifdef CONFIG_ARM_ERRATA_716044
162 mrc p15, 0, r0, c1, c0, 0 @ read system control register
163 orr r0, r0, #1 << 11 @ set bit #11
164 mcr p15, 0, r0, c1, c0, 0 @ write system control register
165#endif
166
Nitin Gargf71cbfe2014-04-02 08:55:01 -0500167#if (defined(CONFIG_ARM_ERRATA_742230) || defined(CONFIG_ARM_ERRATA_794072))
Stephen Warren06785872013-02-26 12:28:27 +0000168 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
169 orr r0, r0, #1 << 4 @ set bit #4
170 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
171#endif
172
173#ifdef CONFIG_ARM_ERRATA_743622
174 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
175 orr r0, r0, #1 << 6 @ set bit #6
176 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
177#endif
178
179#ifdef CONFIG_ARM_ERRATA_751472
180 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
181 orr r0, r0, #1 << 11 @ set bit #11
182 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
183#endif
Nitin Gargb7588e32014-04-02 08:55:02 -0500184#ifdef CONFIG_ARM_ERRATA_761320
185 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
186 orr r0, r0, #1 << 21 @ set bit #21
187 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
188#endif
Stephen Warren06785872013-02-26 12:28:27 +0000189
Peng Fan11d94312017-08-08 13:34:52 +0800190#ifdef CONFIG_ARM_ERRATA_845369
191 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
192 orr r0, r0, #1 << 22 @ set bit #22
193 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
194#endif
195
Nishanth Menonc616a0d2015-03-09 17:11:59 -0500196 mov r5, lr @ Store my Caller
197 mrc p15, 0, r1, c0, c0, 0 @ r1 has Read Main ID Register (MIDR)
198 mov r3, r1, lsr #20 @ get variant field
199 and r3, r3, #0xf @ r3 has CPU variant
200 and r4, r1, #0xf @ r4 has CPU revision
201 mov r2, r3, lsl #4 @ shift variant field for combined value
202 orr r2, r4, r2 @ r2 has combined CPU variant + revision
203
204#ifdef CONFIG_ARM_ERRATA_798870
205 cmp r2, #0x30 @ Applies to lower than R3p0
206 bge skip_errata_798870 @ skip if not affected rev
207 cmp r2, #0x20 @ Applies to including and above R2p0
208 blt skip_errata_798870 @ skip if not affected rev
209
210 mrc p15, 1, r0, c15, c0, 0 @ read l2 aux ctrl reg
211 orr r0, r0, #1 << 7 @ Enable hazard-detect timeout
212 push {r1-r5} @ Save the cpu info registers
213 bl v7_arch_cp15_set_l2aux_ctrl
214 isb @ Recommended ISB after l2actlr update
215 pop {r1-r5} @ Restore the cpu info - fall through
216skip_errata_798870:
217#endif
218
Nishanth Menona615d0b2015-07-27 16:26:05 -0500219#ifdef CONFIG_ARM_ERRATA_801819
220 cmp r2, #0x24 @ Applies to lt including R2p4
221 bgt skip_errata_801819 @ skip if not affected rev
222 cmp r2, #0x20 @ Applies to including and above R2p0
223 blt skip_errata_801819 @ skip if not affected rev
224 mrc p15, 0, r0, c0, c0, 6 @ pick up REVIDR reg
225 and r0, r0, #1 << 3 @ check REVIDR[3]
226 cmp r0, #1 << 3
227 beq skip_errata_801819 @ skip erratum if REVIDR[3] is set
228
229 mrc p15, 0, r0, c1, c0, 1 @ read auxilary control register
230 orr r0, r0, #3 << 27 @ Disables streaming. All write-allocate
231 @ lines allocate in the L1 or L2 cache.
232 orr r0, r0, #3 << 25 @ Disables streaming. All write-allocate
233 @ lines allocate in the L1 cache.
234 push {r1-r5} @ Save the cpu info registers
235 bl v7_arch_cp15_set_acr
236 pop {r1-r5} @ Restore the cpu info - fall through
237skip_errata_801819:
238#endif
239
Nishanth Menonb45c48a2015-03-09 17:12:00 -0500240#ifdef CONFIG_ARM_ERRATA_454179
Nishanth Menonb45c48a2015-03-09 17:12:00 -0500241 mrc p15, 0, r0, c1, c0, 1 @ Read ACR
Siarhei Siamashkad8526002017-08-13 05:25:20 +0300242
243 cmp r2, #0x21 @ Only on < r2p1
244 orrlt r0, r0, #(0x3 << 6) @ Set DBSM(BIT7) and IBE(BIT6) bits
245
Nishanth Menonb45c48a2015-03-09 17:12:00 -0500246 push {r1-r5} @ Save the cpu info registers
247 bl v7_arch_cp15_set_acr
248 pop {r1-r5} @ Restore the cpu info - fall through
Nishanth Menonb45c48a2015-03-09 17:12:00 -0500249#endif
250
Nishanth Menon5902f4c2015-03-09 17:12:01 -0500251#ifdef CONFIG_ARM_ERRATA_430973
Nishanth Menon5902f4c2015-03-09 17:12:01 -0500252 mrc p15, 0, r0, c1, c0, 1 @ Read ACR
Siarhei Siamashkad8526002017-08-13 05:25:20 +0300253
254 cmp r2, #0x21 @ Only on < r2p1
255 orrlt r0, r0, #(0x1 << 6) @ Set IBE bit
256
Nishanth Menon5902f4c2015-03-09 17:12:01 -0500257 push {r1-r5} @ Save the cpu info registers
258 bl v7_arch_cp15_set_acr
259 pop {r1-r5} @ Restore the cpu info - fall through
Nishanth Menon5902f4c2015-03-09 17:12:01 -0500260#endif
261
Nishanth Menon9b4d65f2015-03-09 17:12:02 -0500262#ifdef CONFIG_ARM_ERRATA_621766
Nishanth Menon9b4d65f2015-03-09 17:12:02 -0500263 mrc p15, 0, r0, c1, c0, 1 @ Read ACR
Siarhei Siamashkad8526002017-08-13 05:25:20 +0300264
265 cmp r2, #0x21 @ Only on < r2p1
266 orrlt r0, r0, #(0x1 << 5) @ Set L1NEON bit
267
Nishanth Menon9b4d65f2015-03-09 17:12:02 -0500268 push {r1-r5} @ Save the cpu info registers
269 bl v7_arch_cp15_set_acr
270 pop {r1-r5} @ Restore the cpu info - fall through
Nishanth Menon9b4d65f2015-03-09 17:12:02 -0500271#endif
272
Siarhei Siamashka19a75b82017-03-06 03:16:53 +0200273#ifdef CONFIG_ARM_ERRATA_725233
Siarhei Siamashka19a75b82017-03-06 03:16:53 +0200274 mrc p15, 1, r0, c9, c0, 2 @ Read L2ACR
Siarhei Siamashkad8526002017-08-13 05:25:20 +0300275
276 cmp r2, #0x21 @ Only on < r2p1 (Cortex A8)
277 orrlt r0, r0, #(0x1 << 27) @ L2 PLD data forwarding disable
278
Siarhei Siamashka19a75b82017-03-06 03:16:53 +0200279 push {r1-r5} @ Save the cpu info registers
280 bl v7_arch_cp15_set_l2aux_ctrl
281 pop {r1-r5} @ Restore the cpu info - fall through
Siarhei Siamashka19a75b82017-03-06 03:16:53 +0200282#endif
283
Nisal Menuka87763502017-04-26 16:18:01 -0500284#ifdef CONFIG_ARM_ERRATA_852421
285 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
286 orr r0, r0, #1 << 24 @ set bit #24
287 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
288#endif
289
290#ifdef CONFIG_ARM_ERRATA_852423
291 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
292 orr r0, r0, #1 << 12 @ set bit #12
293 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
294#endif
295
Nishanth Menonc616a0d2015-03-09 17:11:59 -0500296 mov pc, r5 @ back to my caller
Aneesh V74236ac2012-03-08 07:20:18 +0000297ENDPROC(cpu_init_cp15)
Simon Glass80433c92011-11-05 03:56:51 +0000298
Simon Glassb5bd0982016-05-05 07:28:06 -0600299#if !defined(CONFIG_SKIP_LOWLEVEL_INIT) && \
300 !defined(CONFIG_SKIP_LOWLEVEL_INIT_ONLY)
Simon Glass80433c92011-11-05 03:56:51 +0000301/*************************************************************************
302 *
303 * CPU_init_critical registers
304 *
305 * setup important registers
306 * setup memory timing
307 *
308 *************************************************************************/
Aneesh V74236ac2012-03-08 07:20:18 +0000309ENTRY(cpu_init_crit)
Dirk Behme0b02b182008-12-14 09:47:13 +0100310 /*
311 * Jump to board specific initialization...
312 * The Mask ROM will have already initialized
313 * basic memory. Go here to bump up clock rate and handle
314 * wake up conditions.
315 */
Benoît Thébaudeau63ee53a2012-08-10 12:05:16 +0000316 b lowlevel_init @ go setup pll,mux,memory
Aneesh V74236ac2012-03-08 07:20:18 +0000317ENDPROC(cpu_init_crit)
Rob Herring22193542011-06-28 05:39:38 +0000318#endif