blob: 6a92e7fde8160fbffd886f5aa6816f519552ed3d [file] [log] [blame]
Albert Aribaudce9c2272010-06-17 19:38:21 +05301/*
Albert ARIBAUD57b4bce2011-04-22 19:41:02 +02002 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
Albert Aribaudce9c2272010-06-17 19:38:21 +05303 *
4 * Based on original Kirkwood support which is
5 * (C) Copyright 2009
6 * Marvell Semiconductor <www.marvell.com>
7 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Albert Aribaudce9c2272010-06-17 19:38:21 +053010 */
11
12#ifndef _CONFIG_EDMINIV2_H
13#define _CONFIG_EDMINIV2_H
14
15/*
Albert ARIBAUD9608e7d2015-01-31 22:55:38 +010016 * SPL
17 */
18
Albert ARIBAUD9608e7d2015-01-31 22:55:38 +010019#define CONFIG_SPL_TEXT_BASE 0xffff0000
20#define CONFIG_SPL_MAX_SIZE 0x0000fff0
21#define CONFIG_SPL_STACK 0x00020000
22#define CONFIG_SPL_BSS_START_ADDR 0x00020000
23#define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff
24#define CONFIG_SYS_SPL_MALLOC_START 0x00040000
25#define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff
Albert ARIBAUD9608e7d2015-01-31 22:55:38 +010026#define CONFIG_SYS_UBOOT_BASE 0xfff90000
27#define CONFIG_SYS_UBOOT_START 0x00800000
Albert ARIBAUD9608e7d2015-01-31 22:55:38 +010028
29/*
Albert Aribaudce9c2272010-06-17 19:38:21 +053030 * High Level Configuration Options (easy to change)
31 */
32
33#define CONFIG_MARVELL 1
Albert Aribaudce9c2272010-06-17 19:38:21 +053034#define CONFIG_FEROCEON 1 /* CPU Core subversion */
Albert Aribaudce9c2272010-06-17 19:38:21 +053035#define CONFIG_88F5182 1 /* SOC Name */
Albert Aribaudce9c2272010-06-17 19:38:21 +053036
Lei Wen5ff8b352011-10-24 16:27:32 +000037#include <asm/arch/orion5x.h>
Albert Aribaudce9c2272010-06-17 19:38:21 +053038/*
39 * CLKs configurations
40 */
41
Albert Aribaudce9c2272010-06-17 19:38:21 +053042/*
43 * Board-specific values for Orion5x MPP low level init:
44 * - MPPs 12 to 15 are SATA LEDs (mode 5)
45 * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
46 * MPP16 to MPP19, mode 0 for others
47 */
48
49#define ORION5X_MPP0_7 0x00000003
50#define ORION5X_MPP8_15 0x55550000
Albert Aribaudecaf3af2010-08-08 05:17:06 +053051#define ORION5X_MPP16_23 0x00005555
Albert Aribaudce9c2272010-06-17 19:38:21 +053052
53/*
54 * Board-specific values for Orion5x GPIO low level init:
55 * - GPIO3 is input (RTC interrupt)
56 * - GPIO16 is Power LED control (0 = on, 1 = off)
57 * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
58 * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
Albert ARIBAUD491f6c22012-08-16 06:35:21 +000059 * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
60 * - GPIO22 is SATA disk power status ()
61 * - GPIO23 is supply status for SATA disk ()
62 * - GPIO24 is supply control for board (write 1 to power off)
63 * Last GPIO is 25, further bits are supposed to be 0.
Albert Aribaudce9c2272010-06-17 19:38:21 +053064 * Enable mask has ones for INPUT, 0 for OUTPUT.
Albert ARIBAUD491f6c22012-08-16 06:35:21 +000065 * Default is LED ON, board ON :)
Albert Aribaudce9c2272010-06-17 19:38:21 +053066 */
67
Albert ARIBAUD491f6c22012-08-16 06:35:21 +000068#define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
69#define ORION5X_GPIO_OUT_VALUE 0x00000000
70#define ORION5X_GPIO_IN_POLARITY 0x000000d0
Albert Aribaudce9c2272010-06-17 19:38:21 +053071
72/*
73 * NS16550 Configuration
74 */
75
Albert Aribaudce9c2272010-06-17 19:38:21 +053076#define CONFIG_SYS_NS16550_SERIAL
77#define CONFIG_SYS_NS16550_REG_SIZE (-4)
78#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
79#define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
80
81/*
82 * Serial Port configuration
83 * The following definitions let you select what serial you want to use
84 * for your console driver.
85 */
86
Albert Aribaudce9c2272010-06-17 19:38:21 +053087#define CONFIG_SYS_BAUDRATE_TABLE \
88 { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
89
90/*
91 * FLASH configuration
92 */
93
94#define CONFIG_SYS_FLASH_CFI
95#define CONFIG_FLASH_CFI_DRIVER
Albert Aribaudce9c2272010-06-17 19:38:21 +053096#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
97#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
98#define CONFIG_SYS_FLASH_BASE 0xfff80000
Albert Aribaudce9c2272010-06-17 19:38:21 +053099
100/* auto boot */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530101
102/*
103 * For booting Linux, the board info and command line data
104 * have to be in the first 8 MB of memory, since this is
105 * the maximum mapped by the Linux kernel during initialization.
106 */
107#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
108#define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
109#define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
110
Albert Aribaudce9c2272010-06-17 19:38:21 +0530111#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530112/*
Joe Hershbergeref0f2f52015-06-22 16:15:30 -0500113 * Commands configuration
Albert Aribaudce9c2272010-06-17 19:38:21 +0530114 */
Albert Aribaudab9164d2010-07-12 22:24:30 +0200115
Albert Aribaudce9c2272010-06-17 19:38:21 +0530116/*
Albert Aribaudab9164d2010-07-12 22:24:30 +0200117 * Network
Albert Aribaudce9c2272010-06-17 19:38:21 +0530118 */
Albert Aribaudab9164d2010-07-12 22:24:30 +0200119
120#ifdef CONFIG_CMD_NET
121#define CONFIG_MVGBE /* Enable Marvell GbE Driver */
122#define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
123#define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
124#define CONFIG_PHY_BASE_ADR 0x8
125#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
126#define CONFIG_NETCONSOLE /* include NetConsole support */
Albert Aribaudab9164d2010-07-12 22:24:30 +0200127#define CONFIG_MII /* expose smi ove miiphy interface */
128#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
129#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
130#endif
Albert Aribaudce9c2272010-06-17 19:38:21 +0530131
132/*
Albert Aribaudecaf3af2010-08-08 05:17:06 +0530133 * IDE
134 */
Simon Glassfc843a02017-05-17 03:25:30 -0600135#ifdef CONFIG_IDE
Albert Aribaudecaf3af2010-08-08 05:17:06 +0530136#define __io
137#define CONFIG_IDE_PREINIT
Albert Aribaudecaf3af2010-08-08 05:17:06 +0530138/* ED Mini V has an IDE-compatible SATA connector for port 1 */
Albert Aribaudecaf3af2010-08-08 05:17:06 +0530139#define CONFIG_MVSATA_IDE_USE_PORT1
140/* Needs byte-swapping for ATA data register */
141#define CONFIG_IDE_SWAP_IO
142/* Data, registers and alternate blocks are at the same offset */
143#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
144#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
145#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
146/* Each 8-bit ATA register is aligned to a 4-bytes address */
147#define CONFIG_SYS_ATA_STRIDE 4
148/* Controller supports 48-bits LBA addressing */
149#define CONFIG_LBA48
150/* A single bus, a single device */
151#define CONFIG_SYS_IDE_MAXBUS 1
152#define CONFIG_SYS_IDE_MAXDEVICE 1
153/* ATA registers base is at SATA controller base */
154#define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
155/* ATA bus 0 is orion5x port 1 on ED Mini V2 */
156#define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
157/* end of IDE defines */
158#endif /* CMD_IDE */
159
160/*
Albert ARIBAUD81a6c002012-01-15 22:08:41 +0000161 * Common USB/EHCI configuration
162 */
163#ifdef CONFIG_CMD_USB
Albert ARIBAUD81a6c002012-01-15 22:08:41 +0000164#define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
Albert ARIBAUD81a6c002012-01-15 22:08:41 +0000165#endif /* CONFIG_CMD_USB */
166
167/*
Albert Aribaudc2ca44c2010-08-27 18:26:06 +0200168 * I2C related stuff
169 */
170#ifdef CONFIG_CMD_I2C
Hans de Goede0db2bbd2014-06-13 22:55:48 +0200171#define CONFIG_SYS_I2C
172#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowskidd822422015-04-10 23:09:51 +0200173#define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE
Albert Aribaudc2ca44c2010-08-27 18:26:06 +0200174#define CONFIG_SYS_I2C_SLAVE 0x0
175#define CONFIG_SYS_I2C_SPEED 100000
176#endif
177
178/*
Albert Aribaudce9c2272010-06-17 19:38:21 +0530179 * Environment variables configurations
180 */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530181#define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
182#define CONFIG_ENV_SIZE 0x2000
183#define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
184
185/*
186 * Size of malloc() pool
187 */
Albert ARIBAUD84fb04b2012-09-21 14:57:12 +0000188#define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530189
190/*
191 * Other required minimal configurations
192 */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530193#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530194#define CONFIG_NR_DRAM_BANKS 1
195
Albert Aribaudce9c2272010-06-17 19:38:21 +0530196#define CONFIG_SYS_LOAD_ADDR 0x00800000
197#define CONFIG_SYS_MEMTEST_START 0x00400000
198#define CONFIG_SYS_MEMTEST_END 0x007fffff
199#define CONFIG_SYS_RESET_ADDRESS 0xffff0000
Albert Aribaudce9c2272010-06-17 19:38:21 +0530200
Albert ARIBAUDa203a7c2012-02-06 20:32:19 +0530201/* Enable command line editing */
Albert ARIBAUDa203a7c2012-02-06 20:32:19 +0530202
203/* provide extensive help */
Albert ARIBAUDa203a7c2012-02-06 20:32:19 +0530204
Albert Aribaud06939232010-10-11 13:13:29 +0200205/* additions for new relocation code, must be added to all boards */
206#define CONFIG_SYS_SDRAM_BASE 0
207#define CONFIG_SYS_INIT_SP_ADDR \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200208 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
Albert Aribaud06939232010-10-11 13:13:29 +0200209
Albert Aribaudce9c2272010-06-17 19:38:21 +0530210#endif /* _CONFIG_EDMINIV2_H */